1fea25720SGraeme Russ /* 2fea25720SGraeme Russ * (C) Copyright 2002 3fa82f871SAlbert ARIBAUD * Daniel Engström, Omicron Ceti AB, daniel@omicron.se. 4fea25720SGraeme Russ * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6fea25720SGraeme Russ */ 7fea25720SGraeme Russ 8fea25720SGraeme Russ #ifndef _U_BOOT_I386_H_ 9fea25720SGraeme Russ #define _U_BOOT_I386_H_ 1 10fea25720SGraeme Russ 11002610f6SBin Meng extern char gdt_rom[]; 12002610f6SBin Meng 13fea25720SGraeme Russ /* cpu/.../cpu.c */ 148b37c769SSimon Glass int arch_cpu_init(void); 15fea25720SGraeme Russ int x86_cpu_init_f(void); 16fea25720SGraeme Russ int cpu_init_f(void); 179e6c572fSGraeme Russ void setup_gdt(gd_t *id, u64 *gdt_addr); 18002610f6SBin Meng /* 19002610f6SBin Meng * Setup FSP execution environment GDT to use the one we used in 20002610f6SBin Meng * arch/x86/cpu/start16.S and reload the segment registers. 21002610f6SBin Meng */ 22002610f6SBin Meng void setup_fsp_gdt(void); 23d653244bSGraeme Russ int init_cache(void); 24f30fc4deSGabe Black int cleanup_before_linux(void); 25fea25720SGraeme Russ 26fea25720SGraeme Russ /* cpu/.../timer.c */ 27fea25720SGraeme Russ void timer_isr(void *); 28fea25720SGraeme Russ typedef void (timer_fnc_t) (void); 29fea25720SGraeme Russ int register_timer_isr (timer_fnc_t *isr_func); 30e761ecdbSSimon Glass unsigned long get_tbclk_mhz(void); 31e761ecdbSSimon Glass void timer_set_base(uint64_t base); 32da3fe247SBin Meng int i8254_init(void); 33fea25720SGraeme Russ 34fea25720SGraeme Russ /* cpu/.../interrupts.c */ 35fea25720SGraeme Russ int cpu_init_interrupts(void); 36fea25720SGraeme Russ 37e1ffd817SSimon Glass int cleanup_before_linux(void); 38e1ffd817SSimon Glass int x86_cleanup_before_linux(void); 39e1ffd817SSimon Glass void x86_enable_caches(void); 40e1ffd817SSimon Glass void x86_disable_caches(void); 41e1ffd817SSimon Glass int x86_init_cache(void); 42e1ffd817SSimon Glass void reset_cpu(ulong addr); 43e1ffd817SSimon Glass ulong board_get_usable_ram_top(ulong total_size); 44e1ffd817SSimon Glass void dram_init_banksize(void); 45727c1a98SSimon Glass int default_print_cpuinfo(void); 46e1ffd817SSimon Glass 47447f8b01SSimon Glass /* Set up a UART which can be used with printch(), printhex8(), etc. */ 48d521197dSStefan Roese int setup_internal_uart(int enable); 49447f8b01SSimon Glass 50fea25720SGraeme Russ void setup_pcat_compatibility(void); 51fea25720SGraeme Russ 52fea25720SGraeme Russ void isa_unmap_rom(u32 addr); 53fea25720SGraeme Russ u32 isa_map_rom(u32 bus_addr, int size); 54fea25720SGraeme Russ 55fea25720SGraeme Russ /* arch/x86/lib/... */ 56fea25720SGraeme Russ int video_bios_init(void); 57fea25720SGraeme Russ 58aefaff8eSBin Meng /* arch/x86/lib/fsp/... */ 59aefaff8eSBin Meng int x86_fsp_init(void); 60aefaff8eSBin Meng 61f48dd6fcSGraeme Russ void board_init_f_r_trampoline(ulong) __attribute__ ((noreturn)); 62f48dd6fcSGraeme Russ void board_init_f_r(void) __attribute__ ((noreturn)); 63fea25720SGraeme Russ 64afbf1404SBin Meng int arch_misc_init(void); 65afbf1404SBin Meng 662f899e03SVadim Bendebury /* Read the time stamp counter */ 67d8819f94SSimon Glass static inline __attribute__((no_instrument_function)) uint64_t rdtsc(void) 682f899e03SVadim Bendebury { 692f899e03SVadim Bendebury uint32_t high, low; 702f899e03SVadim Bendebury __asm__ __volatile__("rdtsc" : "=a" (low), "=d" (high)); 712f899e03SVadim Bendebury return (((uint64_t)high) << 32) | low; 722f899e03SVadim Bendebury } 732f899e03SVadim Bendebury 742f899e03SVadim Bendebury /* board/... */ 752f899e03SVadim Bendebury void timer_set_tsc_base(uint64_t new_base); 762f899e03SVadim Bendebury uint64_t timer_get_tsc(void); 77*b7b8410aSAlexander Graf void board_quiesce_devices(void); 782f899e03SVadim Bendebury 7965dd74a6SSimon Glass void quick_ram_check(void); 8065dd74a6SSimon Glass 81bdc88d4eSSimon Glass #define PCI_VGA_RAM_IMAGE_START 0xc0000 82bdc88d4eSSimon Glass 83fea25720SGraeme Russ #endif /* _U_BOOT_I386_H_ */ 84