xref: /rk3399_rockchip-uboot/arch/x86/include/asm/me_common.h (revision 8b900a417527d9ad94dc4aab2c9d6717bdc50b33)
1*8b900a41SSimon Glass /*
2*8b900a41SSimon Glass  * From Coreboot src/southbridge/intel/bd82x6x/me.h
3*8b900a41SSimon Glass  *
4*8b900a41SSimon Glass  * Coreboot copies lots of code around. Here we are trying to keep the common
5*8b900a41SSimon Glass  * code in a separate file to reduce code duplication and hopefully make it
6*8b900a41SSimon Glass  * easier to add new platform.
7*8b900a41SSimon Glass  *
8*8b900a41SSimon Glass  * Copyright (C) 2016 Google, Inc
9*8b900a41SSimon Glass  *
10*8b900a41SSimon Glass  * SPDX-License-Identifier:	GPL-2.0
11*8b900a41SSimon Glass  */
12*8b900a41SSimon Glass 
13*8b900a41SSimon Glass #ifndef __ASM_ME_COMMON_H
14*8b900a41SSimon Glass #define __ASM_ME_COMMON_H
15*8b900a41SSimon Glass 
16*8b900a41SSimon Glass #include <linux/compiler.h>
17*8b900a41SSimon Glass #include <linux/types.h>
18*8b900a41SSimon Glass #include <pci.h>
19*8b900a41SSimon Glass 
20*8b900a41SSimon Glass #define MCHBAR_PEI_VERSION	0x5034
21*8b900a41SSimon Glass 
22*8b900a41SSimon Glass #define ME_RETRY		100000	/* 1 second */
23*8b900a41SSimon Glass #define ME_DELAY		10	/* 10 us */
24*8b900a41SSimon Glass 
25*8b900a41SSimon Glass /*
26*8b900a41SSimon Glass  * Management Engine PCI registers
27*8b900a41SSimon Glass  */
28*8b900a41SSimon Glass 
29*8b900a41SSimon Glass #define PCI_CPU_MEBASE_L	0x70	/* Set by MRC */
30*8b900a41SSimon Glass #define PCI_CPU_MEBASE_H	0x74	/* Set by MRC */
31*8b900a41SSimon Glass 
32*8b900a41SSimon Glass #define PCI_ME_HFS		0x40
33*8b900a41SSimon Glass #define  ME_HFS_CWS_RESET	0
34*8b900a41SSimon Glass #define  ME_HFS_CWS_INIT	1
35*8b900a41SSimon Glass #define  ME_HFS_CWS_REC		2
36*8b900a41SSimon Glass #define  ME_HFS_CWS_NORMAL	5
37*8b900a41SSimon Glass #define  ME_HFS_CWS_WAIT	6
38*8b900a41SSimon Glass #define  ME_HFS_CWS_TRANS	7
39*8b900a41SSimon Glass #define  ME_HFS_CWS_INVALID	8
40*8b900a41SSimon Glass #define  ME_HFS_STATE_PREBOOT	0
41*8b900a41SSimon Glass #define  ME_HFS_STATE_M0_UMA	1
42*8b900a41SSimon Glass #define  ME_HFS_STATE_M3	4
43*8b900a41SSimon Glass #define  ME_HFS_STATE_M0	5
44*8b900a41SSimon Glass #define  ME_HFS_STATE_BRINGUP	6
45*8b900a41SSimon Glass #define  ME_HFS_STATE_ERROR	7
46*8b900a41SSimon Glass #define  ME_HFS_ERROR_NONE	0
47*8b900a41SSimon Glass #define  ME_HFS_ERROR_UNCAT	1
48*8b900a41SSimon Glass #define  ME_HFS_ERROR_IMAGE	3
49*8b900a41SSimon Glass #define  ME_HFS_ERROR_DEBUG	4
50*8b900a41SSimon Glass #define  ME_HFS_MODE_NORMAL	0
51*8b900a41SSimon Glass #define  ME_HFS_MODE_DEBUG	2
52*8b900a41SSimon Glass #define  ME_HFS_MODE_DIS	3
53*8b900a41SSimon Glass #define  ME_HFS_MODE_OVER_JMPR	4
54*8b900a41SSimon Glass #define  ME_HFS_MODE_OVER_MEI	5
55*8b900a41SSimon Glass #define  ME_HFS_BIOS_DRAM_ACK	1
56*8b900a41SSimon Glass #define  ME_HFS_ACK_NO_DID	0
57*8b900a41SSimon Glass #define  ME_HFS_ACK_RESET	1
58*8b900a41SSimon Glass #define  ME_HFS_ACK_PWR_CYCLE	2
59*8b900a41SSimon Glass #define  ME_HFS_ACK_S3		3
60*8b900a41SSimon Glass #define  ME_HFS_ACK_S4		4
61*8b900a41SSimon Glass #define  ME_HFS_ACK_S5		5
62*8b900a41SSimon Glass #define  ME_HFS_ACK_GBL_RESET	6
63*8b900a41SSimon Glass #define  ME_HFS_ACK_CONTINUE	7
64*8b900a41SSimon Glass 
65*8b900a41SSimon Glass struct me_hfs {
66*8b900a41SSimon Glass 	u32 working_state:4;
67*8b900a41SSimon Glass 	u32 mfg_mode:1;
68*8b900a41SSimon Glass 	u32 fpt_bad:1;
69*8b900a41SSimon Glass 	u32 operation_state:3;
70*8b900a41SSimon Glass 	u32 fw_init_complete:1;
71*8b900a41SSimon Glass 	u32 ft_bup_ld_flr:1;
72*8b900a41SSimon Glass 	u32 update_in_progress:1;
73*8b900a41SSimon Glass 	u32 error_code:4;
74*8b900a41SSimon Glass 	u32 operation_mode:4;
75*8b900a41SSimon Glass 	u32 reserved:4;
76*8b900a41SSimon Glass 	u32 boot_options_present:1;
77*8b900a41SSimon Glass 	u32 ack_data:3;
78*8b900a41SSimon Glass 	u32 bios_msg_ack:4;
79*8b900a41SSimon Glass } __packed;
80*8b900a41SSimon Glass 
81*8b900a41SSimon Glass #define PCI_ME_UMA		0x44
82*8b900a41SSimon Glass 
83*8b900a41SSimon Glass struct me_uma {
84*8b900a41SSimon Glass 	u32 size:6;
85*8b900a41SSimon Glass 	u32 reserved_1:10;
86*8b900a41SSimon Glass 	u32 valid:1;
87*8b900a41SSimon Glass 	u32 reserved_0:14;
88*8b900a41SSimon Glass 	u32 set_to_one:1;
89*8b900a41SSimon Glass } __packed;
90*8b900a41SSimon Glass 
91*8b900a41SSimon Glass #define PCI_ME_H_GS		0x4c
92*8b900a41SSimon Glass #define  ME_INIT_DONE		1
93*8b900a41SSimon Glass #define  ME_INIT_STATUS_SUCCESS	0
94*8b900a41SSimon Glass #define  ME_INIT_STATUS_NOMEM	1
95*8b900a41SSimon Glass #define  ME_INIT_STATUS_ERROR	2
96*8b900a41SSimon Glass 
97*8b900a41SSimon Glass struct me_did {
98*8b900a41SSimon Glass 	u32 uma_base:16;
99*8b900a41SSimon Glass 	u32 reserved:7;
100*8b900a41SSimon Glass 	u32 rapid_start:1;	/* Broadwell only */
101*8b900a41SSimon Glass 	u32 status:4;
102*8b900a41SSimon Glass 	u32 init_done:4;
103*8b900a41SSimon Glass } __packed;
104*8b900a41SSimon Glass 
105*8b900a41SSimon Glass #define PCI_ME_GMES		0x48
106*8b900a41SSimon Glass #define  ME_GMES_PHASE_ROM	0
107*8b900a41SSimon Glass #define  ME_GMES_PHASE_BUP	1
108*8b900a41SSimon Glass #define  ME_GMES_PHASE_UKERNEL	2
109*8b900a41SSimon Glass #define  ME_GMES_PHASE_POLICY	3
110*8b900a41SSimon Glass #define  ME_GMES_PHASE_MODULE	4
111*8b900a41SSimon Glass #define  ME_GMES_PHASE_UNKNOWN	5
112*8b900a41SSimon Glass #define  ME_GMES_PHASE_HOST	6
113*8b900a41SSimon Glass 
114*8b900a41SSimon Glass struct me_gmes {
115*8b900a41SSimon Glass 	u32 bist_in_prog:1;
116*8b900a41SSimon Glass 	u32 icc_prog_sts:2;
117*8b900a41SSimon Glass 	u32 invoke_mebx:1;
118*8b900a41SSimon Glass 	u32 cpu_replaced_sts:1;
119*8b900a41SSimon Glass 	u32 mbp_rdy:1;
120*8b900a41SSimon Glass 	u32 mfs_failure:1;
121*8b900a41SSimon Glass 	u32 warm_rst_req_for_df:1;
122*8b900a41SSimon Glass 	u32 cpu_replaced_valid:1;
123*8b900a41SSimon Glass 	u32 reserved_1:2;
124*8b900a41SSimon Glass 	u32 fw_upd_ipu:1;
125*8b900a41SSimon Glass 	u32 reserved_2:4;
126*8b900a41SSimon Glass 	u32 current_state:8;
127*8b900a41SSimon Glass 	u32 current_pmevent:4;
128*8b900a41SSimon Glass 	u32 progress_code:4;
129*8b900a41SSimon Glass } __packed;
130*8b900a41SSimon Glass 
131*8b900a41SSimon Glass #define PCI_ME_HERES		0xbc
132*8b900a41SSimon Glass #define  PCI_ME_EXT_SHA1	0x00
133*8b900a41SSimon Glass #define  PCI_ME_EXT_SHA256	0x02
134*8b900a41SSimon Glass #define PCI_ME_HER(x)		(0xc0+(4*(x)))
135*8b900a41SSimon Glass 
136*8b900a41SSimon Glass struct me_heres {
137*8b900a41SSimon Glass 	u32 extend_reg_algorithm:4;
138*8b900a41SSimon Glass 	u32 reserved:26;
139*8b900a41SSimon Glass 	u32 extend_feature_present:1;
140*8b900a41SSimon Glass 	u32 extend_reg_valid:1;
141*8b900a41SSimon Glass } __packed;
142*8b900a41SSimon Glass 
143*8b900a41SSimon Glass /*
144*8b900a41SSimon Glass  * Management Engine MEI registers
145*8b900a41SSimon Glass  */
146*8b900a41SSimon Glass 
147*8b900a41SSimon Glass #define MEI_H_CB_WW		0x00
148*8b900a41SSimon Glass #define MEI_H_CSR		0x04
149*8b900a41SSimon Glass #define MEI_ME_CB_RW		0x08
150*8b900a41SSimon Glass #define MEI_ME_CSR_HA		0x0c
151*8b900a41SSimon Glass 
152*8b900a41SSimon Glass struct mei_csr {
153*8b900a41SSimon Glass 	u32 interrupt_enable:1;
154*8b900a41SSimon Glass 	u32 interrupt_status:1;
155*8b900a41SSimon Glass 	u32 interrupt_generate:1;
156*8b900a41SSimon Glass 	u32 ready:1;
157*8b900a41SSimon Glass 	u32 reset:1;
158*8b900a41SSimon Glass 	u32 reserved:3;
159*8b900a41SSimon Glass 	u32 buffer_read_ptr:8;
160*8b900a41SSimon Glass 	u32 buffer_write_ptr:8;
161*8b900a41SSimon Glass 	u32 buffer_depth:8;
162*8b900a41SSimon Glass } __packed;
163*8b900a41SSimon Glass 
164*8b900a41SSimon Glass #define MEI_ADDRESS_CORE	0x01
165*8b900a41SSimon Glass #define MEI_ADDRESS_AMT		0x02
166*8b900a41SSimon Glass #define MEI_ADDRESS_RESERVED	0x03
167*8b900a41SSimon Glass #define MEI_ADDRESS_WDT		0x04
168*8b900a41SSimon Glass #define MEI_ADDRESS_MKHI	0x07
169*8b900a41SSimon Glass #define MEI_ADDRESS_ICC		0x08
170*8b900a41SSimon Glass #define MEI_ADDRESS_THERMAL	0x09
171*8b900a41SSimon Glass 
172*8b900a41SSimon Glass #define MEI_HOST_ADDRESS	0
173*8b900a41SSimon Glass 
174*8b900a41SSimon Glass struct mei_header {
175*8b900a41SSimon Glass 	u32 client_address:8;
176*8b900a41SSimon Glass 	u32 host_address:8;
177*8b900a41SSimon Glass 	u32 length:9;
178*8b900a41SSimon Glass 	u32 reserved:6;
179*8b900a41SSimon Glass 	u32 is_complete:1;
180*8b900a41SSimon Glass } __packed;
181*8b900a41SSimon Glass 
182*8b900a41SSimon Glass #define MKHI_GROUP_ID_CBM	0x00
183*8b900a41SSimon Glass #define MKHI_GROUP_ID_FWCAPS	0x03
184*8b900a41SSimon Glass #define MKHI_GROUP_ID_MDES	0x08
185*8b900a41SSimon Glass #define MKHI_GROUP_ID_GEN	0xff
186*8b900a41SSimon Glass 
187*8b900a41SSimon Glass #define MKHI_GET_FW_VERSION	0x02
188*8b900a41SSimon Glass #define MKHI_END_OF_POST	0x0c
189*8b900a41SSimon Glass #define MKHI_FEATURE_OVERRIDE	0x14
190*8b900a41SSimon Glass 
191*8b900a41SSimon Glass /* Ivybridge only: */
192*8b900a41SSimon Glass #define MKHI_GLOBAL_RESET	0x0b
193*8b900a41SSimon Glass #define MKHI_FWCAPS_GET_RULE	0x02
194*8b900a41SSimon Glass #define MKHI_MDES_ENABLE	0x09
195*8b900a41SSimon Glass 
196*8b900a41SSimon Glass /* Broadwell only: */
197*8b900a41SSimon Glass #define MKHI_GLOBAL_RESET	0x0b
198*8b900a41SSimon Glass #define MKHI_FWCAPS_GET_RULE	0x02
199*8b900a41SSimon Glass #define MKHI_GROUP_ID_HMRFPO	0x05
200*8b900a41SSimon Glass #define MKHI_HMRFPO_LOCK	0x02
201*8b900a41SSimon Glass #define MKHI_HMRFPO_LOCK_NOACK	0x05
202*8b900a41SSimon Glass #define MKHI_MDES_ENABLE	0x09
203*8b900a41SSimon Glass #define MKHI_END_OF_POST_NOACK	0x1a
204*8b900a41SSimon Glass 
205*8b900a41SSimon Glass struct mkhi_header {
206*8b900a41SSimon Glass 	u32 group_id:8;
207*8b900a41SSimon Glass 	u32 command:7;
208*8b900a41SSimon Glass 	u32 is_response:1;
209*8b900a41SSimon Glass 	u32 reserved:8;
210*8b900a41SSimon Glass 	u32 result:8;
211*8b900a41SSimon Glass } __packed;
212*8b900a41SSimon Glass 
213*8b900a41SSimon Glass struct me_fw_version {
214*8b900a41SSimon Glass 	u16 code_minor;
215*8b900a41SSimon Glass 	u16 code_major;
216*8b900a41SSimon Glass 	u16 code_build_number;
217*8b900a41SSimon Glass 	u16 code_hot_fix;
218*8b900a41SSimon Glass 	u16 recovery_minor;
219*8b900a41SSimon Glass 	u16 recovery_major;
220*8b900a41SSimon Glass 	u16 recovery_build_number;
221*8b900a41SSimon Glass 	u16 recovery_hot_fix;
222*8b900a41SSimon Glass } __packed;
223*8b900a41SSimon Glass 
224*8b900a41SSimon Glass 
225*8b900a41SSimon Glass #define HECI_EOP_STATUS_SUCCESS       0x0
226*8b900a41SSimon Glass #define HECI_EOP_PERFORM_GLOBAL_RESET 0x1
227*8b900a41SSimon Glass 
228*8b900a41SSimon Glass #define CBM_RR_GLOBAL_RESET	0x01
229*8b900a41SSimon Glass 
230*8b900a41SSimon Glass #define GLOBAL_RESET_BIOS_MRC	0x01
231*8b900a41SSimon Glass #define GLOBAL_RESET_BIOS_POST	0x02
232*8b900a41SSimon Glass #define GLOBAL_RESET_MEBX	0x03
233*8b900a41SSimon Glass 
234*8b900a41SSimon Glass struct me_global_reset {
235*8b900a41SSimon Glass 	u8 request_origin;
236*8b900a41SSimon Glass 	u8 reset_type;
237*8b900a41SSimon Glass } __packed;
238*8b900a41SSimon Glass 
239*8b900a41SSimon Glass enum me_bios_path {
240*8b900a41SSimon Glass 	ME_NORMAL_BIOS_PATH,
241*8b900a41SSimon Glass 	ME_S3WAKE_BIOS_PATH,
242*8b900a41SSimon Glass 	ME_ERROR_BIOS_PATH,
243*8b900a41SSimon Glass 	ME_RECOVERY_BIOS_PATH,
244*8b900a41SSimon Glass 	ME_DISABLE_BIOS_PATH,
245*8b900a41SSimon Glass 	ME_FIRMWARE_UPDATE_BIOS_PATH,
246*8b900a41SSimon Glass };
247*8b900a41SSimon Glass 
248*8b900a41SSimon Glass struct __packed mefwcaps_sku {
249*8b900a41SSimon Glass 	u32 full_net:1;
250*8b900a41SSimon Glass 	u32 std_net:1;
251*8b900a41SSimon Glass 	u32 manageability:1;
252*8b900a41SSimon Glass 	u32 small_business:1;
253*8b900a41SSimon Glass 	u32 l3manageability:1;
254*8b900a41SSimon Glass 	u32 intel_at:1;
255*8b900a41SSimon Glass 	u32 intel_cls:1;
256*8b900a41SSimon Glass 	u32 reserved:3;
257*8b900a41SSimon Glass 	u32 intel_mpc:1;
258*8b900a41SSimon Glass 	u32 icc_over_clocking:1;
259*8b900a41SSimon Glass 	u32 pavp:1;
260*8b900a41SSimon Glass 	u32 reserved_1:4;
261*8b900a41SSimon Glass 	u32 ipv6:1;
262*8b900a41SSimon Glass 	u32 kvm:1;
263*8b900a41SSimon Glass 	u32 och:1;
264*8b900a41SSimon Glass 	u32 vlan:1;
265*8b900a41SSimon Glass 	u32 tls:1;
266*8b900a41SSimon Glass 	u32 reserved_4:1;
267*8b900a41SSimon Glass 	u32 wlan:1;
268*8b900a41SSimon Glass 	u32 reserved_5:8;
269*8b900a41SSimon Glass };
270*8b900a41SSimon Glass 
271*8b900a41SSimon Glass struct __packed tdt_state_flag {
272*8b900a41SSimon Glass 	u16 lock_state:1;
273*8b900a41SSimon Glass 	u16 authenticate_module:1;
274*8b900a41SSimon Glass 	u16 s3authentication:1;
275*8b900a41SSimon Glass 	u16 flash_wear_out:1;
276*8b900a41SSimon Glass 	u16 flash_variable_security:1;
277*8b900a41SSimon Glass 	u16 wwan3gpresent:1;	/* ivybridge only */
278*8b900a41SSimon Glass 	u16 wwan3goob:1;	/* ivybridge only */
279*8b900a41SSimon Glass 	u16 reserved:9;
280*8b900a41SSimon Glass };
281*8b900a41SSimon Glass 
282*8b900a41SSimon Glass struct __packed tdt_state_info {
283*8b900a41SSimon Glass 	u8 state;
284*8b900a41SSimon Glass 	u8 last_theft_trigger;
285*8b900a41SSimon Glass 	struct tdt_state_flag flags;
286*8b900a41SSimon Glass };
287*8b900a41SSimon Glass 
288*8b900a41SSimon Glass struct __packed mbp_rom_bist_data {
289*8b900a41SSimon Glass 	u16 device_id;
290*8b900a41SSimon Glass 	u16 fuse_test_flags;
291*8b900a41SSimon Glass 	u32 umchid[4];
292*8b900a41SSimon Glass };
293*8b900a41SSimon Glass 
294*8b900a41SSimon Glass struct __packed mbp_platform_key {
295*8b900a41SSimon Glass 	u32 key[8];
296*8b900a41SSimon Glass };
297*8b900a41SSimon Glass 
298*8b900a41SSimon Glass struct __packed mbp_header {
299*8b900a41SSimon Glass 	u32 mbp_size:8;
300*8b900a41SSimon Glass 	u32 num_entries:8;
301*8b900a41SSimon Glass 	u32 rsvd:16;
302*8b900a41SSimon Glass };
303*8b900a41SSimon Glass 
304*8b900a41SSimon Glass struct __packed mbp_item_header {
305*8b900a41SSimon Glass 	u32 app_id:8;
306*8b900a41SSimon Glass 	u32 item_id:8;
307*8b900a41SSimon Glass 	u32 length:8;
308*8b900a41SSimon Glass 	u32 rsvd:8;
309*8b900a41SSimon Glass };
310*8b900a41SSimon Glass 
311*8b900a41SSimon Glass struct __packed me_fwcaps {
312*8b900a41SSimon Glass 	u32 id;
313*8b900a41SSimon Glass 	u8 length;
314*8b900a41SSimon Glass 	struct mefwcaps_sku caps_sku;
315*8b900a41SSimon Glass 	u8 reserved[3];
316*8b900a41SSimon Glass };
317*8b900a41SSimon Glass 
318*8b900a41SSimon Glass /**
319*8b900a41SSimon Glass  * intel_me_status() - Check Intel Management Engine status
320*8b900a41SSimon Glass  *
321*8b900a41SSimon Glass  * @me_dev:	Management engine PCI device
322*8b900a41SSimon Glass  */
323*8b900a41SSimon Glass void intel_me_status(struct udevice *me_dev);
324*8b900a41SSimon Glass 
325*8b900a41SSimon Glass /**
326*8b900a41SSimon Glass  * intel_early_me_init() - Early Intel Management Engine init
327*8b900a41SSimon Glass  *
328*8b900a41SSimon Glass  * @me_dev:	Management engine PCI device
329*8b900a41SSimon Glass  * @return 0 if OK, -ve on error
330*8b900a41SSimon Glass  */
331*8b900a41SSimon Glass int intel_early_me_init(struct udevice *me_dev);
332*8b900a41SSimon Glass 
333*8b900a41SSimon Glass /**
334*8b900a41SSimon Glass  * intel_early_me_uma_size() - Get UMA size from the Intel Management Engine
335*8b900a41SSimon Glass  *
336*8b900a41SSimon Glass  * @me_dev:	Management engine PCI device
337*8b900a41SSimon Glass  * @return UMA size if OK, -EINVAL on error
338*8b900a41SSimon Glass  */
339*8b900a41SSimon Glass int intel_early_me_uma_size(struct udevice *me_dev);
340*8b900a41SSimon Glass 
341*8b900a41SSimon Glass /**
342*8b900a41SSimon Glass  * intel_early_me_init_done() - Complete Intel Management Engine init
343*8b900a41SSimon Glass  *
344*8b900a41SSimon Glass  * @dev:	Northbridge device
345*8b900a41SSimon Glass  * @me_dev:	Management engine PCI device
346*8b900a41SSimon Glass  * @status:	Status result (ME_INIT_...)
347*8b900a41SSimon Glass  * @return 0 to continue to boot, -EINVAL on unknown result data, -ETIMEDOUT
348*8b900a41SSimon Glass  * if ME did not respond
349*8b900a41SSimon Glass  */
350*8b900a41SSimon Glass int intel_early_me_init_done(struct udevice *dev, struct udevice *me_dev,
351*8b900a41SSimon Glass 			     uint status);
352*8b900a41SSimon Glass 
353*8b900a41SSimon Glass int intel_me_hsio_version(struct udevice *dev, uint16_t *version,
354*8b900a41SSimon Glass 			  uint16_t *checksum);
355*8b900a41SSimon Glass 
pci_read_dword_ptr(struct udevice * me_dev,void * ptr,int offset)356*8b900a41SSimon Glass static inline void pci_read_dword_ptr(struct udevice *me_dev, void *ptr,
357*8b900a41SSimon Glass 				      int offset)
358*8b900a41SSimon Glass {
359*8b900a41SSimon Glass 	u32 dword;
360*8b900a41SSimon Glass 
361*8b900a41SSimon Glass 	dm_pci_read_config32(me_dev, offset, &dword);
362*8b900a41SSimon Glass 	memcpy(ptr, &dword, sizeof(dword));
363*8b900a41SSimon Glass }
364*8b900a41SSimon Glass 
pci_write_dword_ptr(struct udevice * me_dev,void * ptr,int offset)365*8b900a41SSimon Glass static inline void pci_write_dword_ptr(struct udevice *me_dev, void *ptr,
366*8b900a41SSimon Glass 				       int offset)
367*8b900a41SSimon Glass {
368*8b900a41SSimon Glass 	u32 dword = 0;
369*8b900a41SSimon Glass 
370*8b900a41SSimon Glass 	memcpy(&dword, ptr, sizeof(dword));
371*8b900a41SSimon Glass 	dm_pci_write_config32(me_dev, offset, dword);
372*8b900a41SSimon Glass }
373*8b900a41SSimon Glass #endif
374