xref: /rk3399_rockchip-uboot/arch/x86/include/asm/arch-broadwell/pm.h (revision 71a8f2080b77591eb14f61aba947aa9e869b847f)
1*71a8f208SSimon Glass /*
2*71a8f208SSimon Glass  * From coreboot src/soc/intel/broadwell/include/soc/pm.h
3*71a8f208SSimon Glass  *
4*71a8f208SSimon Glass  * Copyright (C) 2016 Google, Inc.
5*71a8f208SSimon Glass  *
6*71a8f208SSimon Glass  * SPDX-License-Identifier:	GPL-2.0
7*71a8f208SSimon Glass  */
8*71a8f208SSimon Glass 
9*71a8f208SSimon Glass #ifndef __ASM_ARCH_PM_H
10*71a8f208SSimon Glass #define __ASM_ARCH_PM_H
11*71a8f208SSimon Glass 
12*71a8f208SSimon Glass #define PM1_STS			0x00
13*71a8f208SSimon Glass #define  WAK_STS		(1 << 15)
14*71a8f208SSimon Glass #define  PCIEXPWAK_STS		(1 << 14)
15*71a8f208SSimon Glass #define  PRBTNOR_STS		(1 << 11)
16*71a8f208SSimon Glass #define  RTC_STS		(1 << 10)
17*71a8f208SSimon Glass #define  PWRBTN_STS		(1 << 8)
18*71a8f208SSimon Glass #define  GBL_STS		(1 << 5)
19*71a8f208SSimon Glass #define  BM_STS			(1 << 4)
20*71a8f208SSimon Glass #define  TMROF_STS		(1 << 0)
21*71a8f208SSimon Glass #define PM1_EN			0x02
22*71a8f208SSimon Glass #define  PCIEXPWAK_DIS		(1 << 14)
23*71a8f208SSimon Glass #define  RTC_EN			(1 << 10)
24*71a8f208SSimon Glass #define  PWRBTN_EN		(1 << 8)
25*71a8f208SSimon Glass #define  GBL_EN			(1 << 5)
26*71a8f208SSimon Glass #define  TMROF_EN		(1 << 0)
27*71a8f208SSimon Glass #define PM1_CNT			0x04
28*71a8f208SSimon Glass #define  SLP_EN			(1 << 13)
29*71a8f208SSimon Glass #define  SLP_TYP		(7 << 10)
30*71a8f208SSimon Glass #define   SLP_TYP_SHIFT         10
31*71a8f208SSimon Glass #define   SLP_TYP_S0		0
32*71a8f208SSimon Glass #define   SLP_TYP_S1		1
33*71a8f208SSimon Glass #define   SLP_TYP_S3		5
34*71a8f208SSimon Glass #define   SLP_TYP_S4		6
35*71a8f208SSimon Glass #define   SLP_TYP_S5		7
36*71a8f208SSimon Glass #define  GBL_RLS		(1 << 2)
37*71a8f208SSimon Glass #define  BM_RLD			(1 << 1)
38*71a8f208SSimon Glass #define  SCI_EN			(1 << 0)
39*71a8f208SSimon Glass #define PM1_TMR			0x08
40*71a8f208SSimon Glass #define SMI_EN			0x30
41*71a8f208SSimon Glass #define  XHCI_SMI_EN		(1 << 31)
42*71a8f208SSimon Glass #define  ME_SMI_EN		(1 << 30)
43*71a8f208SSimon Glass #define  GPIO_UNLOCK_SMI_EN	(1 << 27)
44*71a8f208SSimon Glass #define  INTEL_USB2_EN		(1 << 18)
45*71a8f208SSimon Glass #define  LEGACY_USB2_EN		(1 << 17)
46*71a8f208SSimon Glass #define  PERIODIC_EN		(1 << 14)
47*71a8f208SSimon Glass #define  TCO_EN			(1 << 13)
48*71a8f208SSimon Glass #define  MCSMI_EN		(1 << 11)
49*71a8f208SSimon Glass #define  BIOS_RLS		(1 <<  7)
50*71a8f208SSimon Glass #define  SWSMI_TMR_EN		(1 <<  6)
51*71a8f208SSimon Glass #define  APMC_EN		(1 <<  5)
52*71a8f208SSimon Glass #define  SLP_SMI_EN		(1 <<  4)
53*71a8f208SSimon Glass #define  LEGACY_USB_EN		(1 <<  3)
54*71a8f208SSimon Glass #define  BIOS_EN		(1 <<  2)
55*71a8f208SSimon Glass #define  EOS			(1 <<  1)
56*71a8f208SSimon Glass #define  GBL_SMI_EN		(1 <<  0)
57*71a8f208SSimon Glass #define SMI_STS			0x34
58*71a8f208SSimon Glass #define UPWRC			0x3c
59*71a8f208SSimon Glass #define  UPWRC_WS		(1 << 8)
60*71a8f208SSimon Glass #define  UPWRC_WE		(1 << 1)
61*71a8f208SSimon Glass #define  UPWRC_SMI		(1 << 0)
62*71a8f208SSimon Glass #define GPE_CNTL		0x42
63*71a8f208SSimon Glass #define  SWGPE_CTRL		(1 << 1)
64*71a8f208SSimon Glass #define DEVACT_STS		0x44
65*71a8f208SSimon Glass #define PM2_CNT			0x50
66*71a8f208SSimon Glass #define TCO1_CNT		0x60
67*71a8f208SSimon Glass #define  TCO_TMR_HLT		(1 << 11)
68*71a8f208SSimon Glass #define TCO1_STS		0x64
69*71a8f208SSimon Glass #define  DMISCI_STS		(1 << 9)
70*71a8f208SSimon Glass #define TCO2_STS		0x66
71*71a8f208SSimon Glass #define  TCO2_STS_SECOND_TO	(1 << 1)
72*71a8f208SSimon Glass 
73*71a8f208SSimon Glass #define GPE0_REG_MAX		4
74*71a8f208SSimon Glass #define GPE0_REG_SIZE		32
75*71a8f208SSimon Glass #define GPE0_STS(x)		(0x80 + (x * 4))
76*71a8f208SSimon Glass #define  GPE_31_0		0	/* 0x80/0x90 = GPE[31:0] */
77*71a8f208SSimon Glass #define  GPE_63_32		1	/* 0x84/0x94 = GPE[63:32] */
78*71a8f208SSimon Glass #define  GPE_94_64		2	/* 0x88/0x98 = GPE[94:64] */
79*71a8f208SSimon Glass #define  GPE_STD		3	/* 0x8c/0x9c = Standard GPE */
80*71a8f208SSimon Glass #define   WADT_STS		(1 << 18)
81*71a8f208SSimon Glass #define   GP27_STS		(1 << 16)
82*71a8f208SSimon Glass #define   PME_B0_STS		(1 << 13)
83*71a8f208SSimon Glass #define   ME_SCI_STS		(1 << 12)
84*71a8f208SSimon Glass #define   PME_STS		(1 << 11)
85*71a8f208SSimon Glass #define   BATLOW_STS		(1 << 10)
86*71a8f208SSimon Glass #define   PCI_EXP_STS		(1 << 9)
87*71a8f208SSimon Glass #define   SMB_WAK_STS		(1 << 7)
88*71a8f208SSimon Glass #define   TCOSCI_STS		(1 << 6)
89*71a8f208SSimon Glass #define   SWGPE_STS		(1 << 2)
90*71a8f208SSimon Glass #define   HOT_PLUG_STS		(1 << 1)
91*71a8f208SSimon Glass #define GPE0_EN(x)		(0x90 + (x * 4))
92*71a8f208SSimon Glass #define   WADT_en		(1 << 18)
93*71a8f208SSimon Glass #define   GP27_EN		(1 << 16)
94*71a8f208SSimon Glass #define   PME_B0_EN		(1 << 13)
95*71a8f208SSimon Glass #define   ME_SCI_EN		(1 << 12)
96*71a8f208SSimon Glass #define   PME_EN		(1 << 11)
97*71a8f208SSimon Glass #define   BATLOW_EN		(1 << 10)
98*71a8f208SSimon Glass #define   PCI_EXP_EN		(1 << 9)
99*71a8f208SSimon Glass #define   TCOSCI_EN		(1 << 6)
100*71a8f208SSimon Glass #define   SWGPE_EN		(1 << 2)
101*71a8f208SSimon Glass #define   HOT_PLUG_EN		(1 << 1)
102*71a8f208SSimon Glass 
103*71a8f208SSimon Glass #define MAINBOARD_POWER_OFF	0
104*71a8f208SSimon Glass #define MAINBOARD_POWER_ON	1
105*71a8f208SSimon Glass #define MAINBOARD_POWER_KEEP	2
106*71a8f208SSimon Glass 
107*71a8f208SSimon Glass #define SLEEP_STATE_S0		0
108*71a8f208SSimon Glass #define SLEEP_STATE_S3		3
109*71a8f208SSimon Glass #define SLEEP_STATE_S5		5
110*71a8f208SSimon Glass 
111*71a8f208SSimon Glass struct chipset_power_state {
112*71a8f208SSimon Glass 	uint16_t pm1_sts;
113*71a8f208SSimon Glass 	uint16_t pm1_en;
114*71a8f208SSimon Glass 	uint32_t pm1_cnt;
115*71a8f208SSimon Glass 	uint16_t tco1_sts;
116*71a8f208SSimon Glass 	uint16_t tco2_sts;
117*71a8f208SSimon Glass 	uint32_t gpe0_sts[4];
118*71a8f208SSimon Glass 	uint32_t gpe0_en[4];
119*71a8f208SSimon Glass 	uint16_t gen_pmcon1;
120*71a8f208SSimon Glass 	uint16_t gen_pmcon2;
121*71a8f208SSimon Glass 	uint16_t gen_pmcon3;
122*71a8f208SSimon Glass 	int prev_sleep_state;
123*71a8f208SSimon Glass 	uint16_t hsio_version;
124*71a8f208SSimon Glass 	uint16_t hsio_checksum;
125*71a8f208SSimon Glass };
126*71a8f208SSimon Glass 
127*71a8f208SSimon Glass void power_state_get(struct udevice *pch_dev, struct chipset_power_state *ps);
128*71a8f208SSimon Glass 
129*71a8f208SSimon Glass #endif
130