10ac8b1f4SSimon Glass /*
20ac8b1f4SSimon Glass * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
30ac8b1f4SSimon Glass * Copyright (C) 2015 Google, Inc
40ac8b1f4SSimon Glass *
50ac8b1f4SSimon Glass * SPDX-License-Identifier: GPL-2.0+
60ac8b1f4SSimon Glass */
70ac8b1f4SSimon Glass
80ac8b1f4SSimon Glass #include <common.h>
90ac8b1f4SSimon Glass #include <dm.h>
100ac8b1f4SSimon Glass #include <asm/io.h>
110ac8b1f4SSimon Glass #include <asm/irq.h>
120ac8b1f4SSimon Glass #include <asm/pci.h>
130ac8b1f4SSimon Glass #include <asm/arch/device.h>
140ac8b1f4SSimon Glass #include <asm/arch/tnc.h>
150ac8b1f4SSimon Glass
queensbay_irq_router_probe(struct udevice * dev)160ac8b1f4SSimon Glass int queensbay_irq_router_probe(struct udevice *dev)
170ac8b1f4SSimon Glass {
180ac8b1f4SSimon Glass struct tnc_rcba *rcba;
190ac8b1f4SSimon Glass u32 base;
200ac8b1f4SSimon Glass
21*248c4faaSBin Meng dm_pci_read_config32(dev->parent, LPC_RCBA, &base);
220ac8b1f4SSimon Glass base &= ~MEM_BAR_EN;
230ac8b1f4SSimon Glass rcba = (struct tnc_rcba *)base;
240ac8b1f4SSimon Glass
250ac8b1f4SSimon Glass /* Make sure all internal PCI devices are using INTA */
260ac8b1f4SSimon Glass writel(INTA, &rcba->d02ip);
270ac8b1f4SSimon Glass writel(INTA, &rcba->d03ip);
280ac8b1f4SSimon Glass writel(INTA, &rcba->d27ip);
290ac8b1f4SSimon Glass writel(INTA, &rcba->d31ip);
300ac8b1f4SSimon Glass writel(INTA, &rcba->d23ip);
310ac8b1f4SSimon Glass writel(INTA, &rcba->d24ip);
320ac8b1f4SSimon Glass writel(INTA, &rcba->d25ip);
330ac8b1f4SSimon Glass writel(INTA, &rcba->d26ip);
340ac8b1f4SSimon Glass
350ac8b1f4SSimon Glass /*
360ac8b1f4SSimon Glass * Route TunnelCreek PCI device interrupt pin to PIRQ
370ac8b1f4SSimon Glass *
380ac8b1f4SSimon Glass * Since PCIe downstream ports received INTx are routed to PIRQ
390ac8b1f4SSimon Glass * A/B/C/D directly and not configurable, we have to route PCIe
400ac8b1f4SSimon Glass * root ports' INTx to PIRQ A/B/C/D as well. For other devices
410ac8b1f4SSimon Glass * on TunneCreek, route them to PIRQ E/F/G/H.
420ac8b1f4SSimon Glass */
430ac8b1f4SSimon Glass writew(PIRQE, &rcba->d02ir);
440ac8b1f4SSimon Glass writew(PIRQF, &rcba->d03ir);
450ac8b1f4SSimon Glass writew(PIRQG, &rcba->d27ir);
460ac8b1f4SSimon Glass writew(PIRQH, &rcba->d31ir);
470ac8b1f4SSimon Glass writew(PIRQA, &rcba->d23ir);
480ac8b1f4SSimon Glass writew(PIRQB, &rcba->d24ir);
490ac8b1f4SSimon Glass writew(PIRQC, &rcba->d25ir);
500ac8b1f4SSimon Glass writew(PIRQD, &rcba->d26ir);
510ac8b1f4SSimon Glass
520ac8b1f4SSimon Glass return irq_router_common_init(dev);
530ac8b1f4SSimon Glass }
540ac8b1f4SSimon Glass
550ac8b1f4SSimon Glass static const struct udevice_id queensbay_irq_router_ids[] = {
560ac8b1f4SSimon Glass { .compatible = "intel,queensbay-irq-router" },
570ac8b1f4SSimon Glass { }
580ac8b1f4SSimon Glass };
590ac8b1f4SSimon Glass
600ac8b1f4SSimon Glass U_BOOT_DRIVER(queensbay_irq_router_drv) = {
610ac8b1f4SSimon Glass .name = "queensbay_intel_irq",
620ac8b1f4SSimon Glass .id = UCLASS_IRQ,
630ac8b1f4SSimon Glass .of_match = queensbay_irq_router_ids,
640ac8b1f4SSimon Glass .probe = queensbay_irq_router_probe,
650ac8b1f4SSimon Glass };
66