1828d9af5SBin Meng /* 2828d9af5SBin Meng * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com> 3828d9af5SBin Meng * 4828d9af5SBin Meng * SPDX-License-Identifier: GPL-2.0+ 5828d9af5SBin Meng */ 6828d9af5SBin Meng 7828d9af5SBin Meng #include <common.h> 86df7ffeaSBin Meng #include <mmc.h> 9828d9af5SBin Meng #include <asm/io.h> 1005b98ec3SBin Meng #include <asm/irq.h> 11828d9af5SBin Meng #include <asm/pci.h> 12828d9af5SBin Meng #include <asm/post.h> 13828d9af5SBin Meng #include <asm/processor.h> 14b162257dSBin Meng #include <asm/arch/device.h> 15b162257dSBin Meng #include <asm/arch/msg_port.h> 16b162257dSBin Meng #include <asm/arch/quark.h> 17b162257dSBin Meng 186df7ffeaSBin Meng static struct pci_device_id mmc_supported[] = { 196df7ffeaSBin Meng { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_SDIO }, 206df7ffeaSBin Meng }; 216df7ffeaSBin Meng 22728b393fSBin Meng /* 23728b393fSBin Meng * TODO: 24728b393fSBin Meng * 25728b393fSBin Meng * This whole routine should be removed until we fully convert the ICH SPI 26728b393fSBin Meng * driver to DM and make use of DT to pass the bios control register offset 27728b393fSBin Meng */ 28728b393fSBin Meng static void unprotect_spi_flash(void) 29728b393fSBin Meng { 30728b393fSBin Meng u32 bc; 31728b393fSBin Meng 32aa09505bSBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, 0xd8, &bc); 33728b393fSBin Meng bc |= 0x1; /* unprotect the flash */ 34aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, 0xd8, bc); 35728b393fSBin Meng } 36728b393fSBin Meng 37b162257dSBin Meng static void quark_setup_bars(void) 38b162257dSBin Meng { 39b162257dSBin Meng /* GPIO - D31:F0:R44h */ 40aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_GBA, 41b162257dSBin Meng CONFIG_GPIO_BASE | IO_BAR_EN); 42b162257dSBin Meng 43b162257dSBin Meng /* ACPI PM1 Block - D31:F0:R48h */ 44aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_PM1BLK, 45b162257dSBin Meng CONFIG_ACPI_PM1_BASE | IO_BAR_EN); 46b162257dSBin Meng 47b162257dSBin Meng /* GPE0 - D31:F0:R4Ch */ 48aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_GPE0BLK, 49b162257dSBin Meng CONFIG_ACPI_GPE0_BASE | IO_BAR_EN); 50b162257dSBin Meng 51b162257dSBin Meng /* WDT - D31:F0:R84h */ 52aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_WDTBA, 53b162257dSBin Meng CONFIG_WDT_BASE | IO_BAR_EN); 54b162257dSBin Meng 55b162257dSBin Meng /* RCBA - D31:F0:RF0h */ 56aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA, 57b162257dSBin Meng CONFIG_RCBA_BASE | MEM_BAR_EN); 58b162257dSBin Meng 59b162257dSBin Meng /* ACPI P Block - Msg Port 04:R70h */ 60b162257dSBin Meng msg_port_write(MSG_PORT_RMU, PBLK_BA, 61b162257dSBin Meng CONFIG_ACPI_PBLK_BASE | IO_BAR_EN); 62b162257dSBin Meng 63b162257dSBin Meng /* SPI DMA - Msg Port 04:R7Ah */ 64b162257dSBin Meng msg_port_write(MSG_PORT_RMU, SPI_DMA_BA, 65b162257dSBin Meng CONFIG_SPI_DMA_BASE | IO_BAR_EN); 66b162257dSBin Meng 67b162257dSBin Meng /* PCIe ECAM */ 68b162257dSBin Meng msg_port_write(MSG_PORT_MEM_ARBITER, AEC_CTRL, 69b162257dSBin Meng CONFIG_PCIE_ECAM_BASE | MEM_BAR_EN); 70b162257dSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, HEC_REG, 71b162257dSBin Meng CONFIG_PCIE_ECAM_BASE | MEM_BAR_EN); 72b162257dSBin Meng } 73828d9af5SBin Meng 74316fd392SBin Meng static void quark_pcie_early_init(void) 75316fd392SBin Meng { 76316fd392SBin Meng /* 77316fd392SBin Meng * Step1: Assert PCIe signal PERST# 78316fd392SBin Meng * 79316fd392SBin Meng * The CPU interface to the PERST# signal is platform dependent. 80316fd392SBin Meng * Call the board-specific codes to perform this task. 81316fd392SBin Meng */ 82316fd392SBin Meng board_assert_perst(); 83316fd392SBin Meng 84316fd392SBin Meng /* Step2: PHY common lane reset */ 85*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_PHY_LANE_RST); 86316fd392SBin Meng /* wait 1 ms for PHY common lane reset */ 87316fd392SBin Meng mdelay(1); 88316fd392SBin Meng 89316fd392SBin Meng /* Step3: PHY sideband interface reset and controller main reset */ 90*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, 91*8e368302SBin Meng PCIE_PHY_SB_RST | PCIE_CTLR_MAIN_RST); 92316fd392SBin Meng /* wait 80ms for PLL to lock */ 93316fd392SBin Meng mdelay(80); 94316fd392SBin Meng 95316fd392SBin Meng /* Step4: Controller sideband interface reset */ 96*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_CTLR_SB_RST); 97316fd392SBin Meng /* wait 20ms for controller sideband interface reset */ 98316fd392SBin Meng mdelay(20); 99316fd392SBin Meng 100316fd392SBin Meng /* Step5: De-assert PERST# */ 101316fd392SBin Meng board_deassert_perst(); 102316fd392SBin Meng 103316fd392SBin Meng /* Step6: Controller primary interface reset */ 104*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_CTLR_PRI_RST); 105316fd392SBin Meng 106316fd392SBin Meng /* Mixer Load Lane 0 */ 107*8e368302SBin Meng msg_port_io_clrbits(MSG_PORT_PCIE_AFE, PCIE_RXPICTRL0_L0, 108*8e368302SBin Meng (1 << 6) | (1 << 7)); 109316fd392SBin Meng 110316fd392SBin Meng /* Mixer Load Lane 1 */ 111*8e368302SBin Meng msg_port_io_clrbits(MSG_PORT_PCIE_AFE, PCIE_RXPICTRL0_L1, 112*8e368302SBin Meng (1 << 6) | (1 << 7)); 113316fd392SBin Meng } 114316fd392SBin Meng 115b06862b9SBin Meng static void quark_usb_early_init(void) 116b06862b9SBin Meng { 117b06862b9SBin Meng /* The sequence below comes from Quark firmware writer guide */ 118b06862b9SBin Meng 119*8e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_GLOBAL_PORT, 120*8e368302SBin Meng 1 << 1, (1 << 6) | (1 << 7)); 121b06862b9SBin Meng 122*8e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_COMPBG, 123*8e368302SBin Meng (1 << 8) | (1 << 9), (1 << 7) | (1 << 10)); 124b06862b9SBin Meng 125*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 29); 126b06862b9SBin Meng 127*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL1, 1 << 1); 128b06862b9SBin Meng 129*8e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_PLL1, 130*8e368302SBin Meng (1 << 3) | (1 << 4) | (1 << 5), 1 << 6); 131b06862b9SBin Meng 132*8e368302SBin Meng msg_port_alt_clrbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 29); 133b06862b9SBin Meng 134*8e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 24); 135b06862b9SBin Meng } 136b06862b9SBin Meng 137f82a7840SBin Meng static void quark_enable_legacy_seg(void) 138f82a7840SBin Meng { 139*8e368302SBin Meng msg_port_setbits(MSG_PORT_HOST_BRIDGE, HMISC2, 140*8e368302SBin Meng HMISC2_SEGE | HMISC2_SEGF | HMISC2_SEGAB); 141f82a7840SBin Meng } 142f82a7840SBin Meng 143828d9af5SBin Meng int arch_cpu_init(void) 144828d9af5SBin Meng { 145828d9af5SBin Meng int ret; 146828d9af5SBin Meng 147828d9af5SBin Meng post_code(POST_CPU_INIT); 148828d9af5SBin Meng #ifdef CONFIG_SYS_X86_TSC_TIMER 149828d9af5SBin Meng timer_set_base(rdtsc()); 150828d9af5SBin Meng #endif 151828d9af5SBin Meng 152828d9af5SBin Meng ret = x86_cpu_init_f(); 153828d9af5SBin Meng if (ret) 154828d9af5SBin Meng return ret; 155828d9af5SBin Meng 156b162257dSBin Meng /* 157b162257dSBin Meng * Quark SoC has some non-standard BARs (excluding PCI standard BARs) 158b162257dSBin Meng * which need be initialized with suggested values 159b162257dSBin Meng */ 160b162257dSBin Meng quark_setup_bars(); 161b162257dSBin Meng 162316fd392SBin Meng /* 163316fd392SBin Meng * Initialize PCIe controller 164316fd392SBin Meng * 165316fd392SBin Meng * Quark SoC holds the PCIe controller in reset following a power on. 166316fd392SBin Meng * U-Boot needs to release the PCIe controller from reset. The PCIe 167316fd392SBin Meng * controller (D23:F0/F1) will not be visible in PCI configuration 168316fd392SBin Meng * space and any access to its PCI configuration registers will cause 169316fd392SBin Meng * system hang while it is held in reset. 170316fd392SBin Meng */ 171316fd392SBin Meng quark_pcie_early_init(); 172316fd392SBin Meng 173b06862b9SBin Meng /* Initialize USB2 PHY */ 174b06862b9SBin Meng quark_usb_early_init(); 175b06862b9SBin Meng 176f82a7840SBin Meng /* Turn on legacy segments (A/B/E/F) decode to system RAM */ 177f82a7840SBin Meng quark_enable_legacy_seg(); 178f82a7840SBin Meng 179728b393fSBin Meng unprotect_spi_flash(); 180728b393fSBin Meng 181828d9af5SBin Meng return 0; 182828d9af5SBin Meng } 183828d9af5SBin Meng 184828d9af5SBin Meng int print_cpuinfo(void) 185828d9af5SBin Meng { 186828d9af5SBin Meng post_code(POST_CPU_INFO); 187828d9af5SBin Meng return default_print_cpuinfo(); 188828d9af5SBin Meng } 189828d9af5SBin Meng 190828d9af5SBin Meng void reset_cpu(ulong addr) 191828d9af5SBin Meng { 192828d9af5SBin Meng /* cold reset */ 193ebebf059SSimon Glass x86_full_reset(); 194828d9af5SBin Meng } 1956df7ffeaSBin Meng 1962afb6230SBin Meng static void quark_pcie_init(void) 1972afb6230SBin Meng { 1982afb6230SBin Meng u32 val; 1992afb6230SBin Meng 2002afb6230SBin Meng /* PCIe upstream non-posted & posted request size */ 2012afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_CCFG, 2022afb6230SBin Meng CCFG_UPRS | CCFG_UNRS); 2032afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_CCFG, 2042afb6230SBin Meng CCFG_UPRS | CCFG_UNRS); 2052afb6230SBin Meng 2062afb6230SBin Meng /* PCIe packet fast transmit mode (IPF) */ 2072afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_MPC2, MPC2_IPF); 2082afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_MPC2, MPC2_IPF); 2092afb6230SBin Meng 2102afb6230SBin Meng /* PCIe message bus idle counter (SBIC) */ 2112afb6230SBin Meng qrk_pci_read_config_dword(QUARK_PCIE0, PCIE_RP_MBC, &val); 2122afb6230SBin Meng val |= MBC_SBIC; 2132afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_MBC, val); 2142afb6230SBin Meng qrk_pci_read_config_dword(QUARK_PCIE1, PCIE_RP_MBC, &val); 2152afb6230SBin Meng val |= MBC_SBIC; 2162afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_MBC, val); 2172afb6230SBin Meng } 2182afb6230SBin Meng 2192afb6230SBin Meng static void quark_usb_init(void) 2202afb6230SBin Meng { 2212afb6230SBin Meng u32 bar; 2222afb6230SBin Meng 2232afb6230SBin Meng /* Change USB EHCI packet buffer OUT/IN threshold */ 2242afb6230SBin Meng qrk_pci_read_config_dword(QUARK_USB_EHCI, PCI_BASE_ADDRESS_0, &bar); 2252afb6230SBin Meng writel((0x7f << 16) | 0x7f, bar + EHCI_INSNREG01); 2262afb6230SBin Meng 2272afb6230SBin Meng /* Disable USB device interrupts */ 2282afb6230SBin Meng qrk_pci_read_config_dword(QUARK_USB_DEVICE, PCI_BASE_ADDRESS_0, &bar); 2292afb6230SBin Meng writel(0x7f, bar + USBD_INT_MASK); 2302afb6230SBin Meng writel((0xf << 16) | 0xf, bar + USBD_EP_INT_MASK); 2312afb6230SBin Meng writel((0xf << 16) | 0xf, bar + USBD_EP_INT_STS); 2322afb6230SBin Meng } 2332afb6230SBin Meng 2342afb6230SBin Meng int arch_early_init_r(void) 2352afb6230SBin Meng { 2362afb6230SBin Meng quark_pcie_init(); 2372afb6230SBin Meng 2382afb6230SBin Meng quark_usb_init(); 2392afb6230SBin Meng 2402afb6230SBin Meng return 0; 2412afb6230SBin Meng } 2422afb6230SBin Meng 2436df7ffeaSBin Meng int cpu_mmc_init(bd_t *bis) 2446df7ffeaSBin Meng { 2456df7ffeaSBin Meng return pci_mmc_init("Quark SDHCI", mmc_supported, 2466df7ffeaSBin Meng ARRAY_SIZE(mmc_supported)); 2476df7ffeaSBin Meng } 248e4ad6031SBin Meng 24905b98ec3SBin Meng void cpu_irq_init(void) 25005b98ec3SBin Meng { 25105b98ec3SBin Meng struct quark_rcba *rcba; 25205b98ec3SBin Meng u32 base; 25305b98ec3SBin Meng 254aa09505bSBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA, &base); 25505b98ec3SBin Meng base &= ~MEM_BAR_EN; 25605b98ec3SBin Meng rcba = (struct quark_rcba *)base; 25705b98ec3SBin Meng 25805b98ec3SBin Meng /* 25905b98ec3SBin Meng * Route Quark PCI device interrupt pin to PIRQ 26005b98ec3SBin Meng * 26105b98ec3SBin Meng * Route device#23's INTA/B/C/D to PIRQA/B/C/D 26205b98ec3SBin Meng * Route device#20,21's INTA/B/C/D to PIRQE/F/G/H 26305b98ec3SBin Meng */ 26405b98ec3SBin Meng writew(PIRQC, &rcba->rmu_ir); 26505b98ec3SBin Meng writew(PIRQA | (PIRQB << 4) | (PIRQC << 8) | (PIRQD << 12), 26605b98ec3SBin Meng &rcba->d23_ir); 26705b98ec3SBin Meng writew(PIRQD, &rcba->core_ir); 26805b98ec3SBin Meng writew(PIRQE | (PIRQF << 4) | (PIRQG << 8) | (PIRQH << 12), 26905b98ec3SBin Meng &rcba->d20d21_ir); 27005b98ec3SBin Meng } 27105b98ec3SBin Meng 27205b98ec3SBin Meng int arch_misc_init(void) 27305b98ec3SBin Meng { 2747e4be120SSimon Glass return pirq_init(); 27505b98ec3SBin Meng } 2762afb6230SBin Meng 2772afb6230SBin Meng void board_final_cleanup(void) 2782afb6230SBin Meng { 2792afb6230SBin Meng struct quark_rcba *rcba; 2802afb6230SBin Meng u32 base, val; 2812afb6230SBin Meng 2822afb6230SBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA, &base); 2832afb6230SBin Meng base &= ~MEM_BAR_EN; 2842afb6230SBin Meng rcba = (struct quark_rcba *)base; 2852afb6230SBin Meng 2862afb6230SBin Meng /* Initialize 'Component ID' to zero */ 2872afb6230SBin Meng val = readl(&rcba->esd); 2882afb6230SBin Meng val &= ~0xff0000; 2892afb6230SBin Meng writel(val, &rcba->esd); 2902afb6230SBin Meng 2912afb6230SBin Meng return; 2922afb6230SBin Meng } 293