1828d9af5SBin Meng /*
2828d9af5SBin Meng * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3828d9af5SBin Meng *
4828d9af5SBin Meng * SPDX-License-Identifier: GPL-2.0+
5828d9af5SBin Meng */
6828d9af5SBin Meng
7828d9af5SBin Meng #include <common.h>
86df7ffeaSBin Meng #include <mmc.h>
9828d9af5SBin Meng #include <asm/io.h>
10911d6f69SBin Meng #include <asm/ioapic.h>
112fc2b83aSBin Meng #include <asm/mrccache.h>
12c6d4705fSBin Meng #include <asm/mtrr.h>
13828d9af5SBin Meng #include <asm/pci.h>
14828d9af5SBin Meng #include <asm/post.h>
15b162257dSBin Meng #include <asm/arch/device.h>
16b162257dSBin Meng #include <asm/arch/msg_port.h>
17b162257dSBin Meng #include <asm/arch/quark.h>
18b162257dSBin Meng
quark_setup_mtrr(void)19c6d4705fSBin Meng static void quark_setup_mtrr(void)
20c6d4705fSBin Meng {
21c6d4705fSBin Meng u32 base, mask;
22c6d4705fSBin Meng int i;
23c6d4705fSBin Meng
24c6d4705fSBin Meng disable_caches();
25c6d4705fSBin Meng
26c6d4705fSBin Meng /* mark the VGA RAM area as uncacheable */
27c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_A0000,
28c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE));
29c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_B0000,
30c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE));
31c6d4705fSBin Meng
32c6d4705fSBin Meng /* mark other fixed range areas as cacheable */
33c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_64K_00000,
34c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
35c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_64K_40000,
36c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
37c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_80000,
38c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
39c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_90000,
40c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
41c6d4705fSBin Meng for (i = MTRR_FIX_4K_C0000; i <= MTRR_FIX_4K_FC000; i++)
42c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, i,
43c6d4705fSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
44c6d4705fSBin Meng
45c6d4705fSBin Meng /* variable range MTRR#0: ROM area */
46c6d4705fSBin Meng mask = ~(CONFIG_SYS_MONITOR_LEN - 1);
47c6d4705fSBin Meng base = CONFIG_SYS_TEXT_BASE & mask;
48c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_ROM),
49c6d4705fSBin Meng base | MTRR_TYPE_WRBACK);
50c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYMASK(MTRR_VAR_ROM),
51c6d4705fSBin Meng mask | MTRR_PHYS_MASK_VALID);
52c6d4705fSBin Meng
53c6d4705fSBin Meng /* variable range MTRR#1: eSRAM area */
54c6d4705fSBin Meng mask = ~(ESRAM_SIZE - 1);
55c6d4705fSBin Meng base = CONFIG_ESRAM_BASE & mask;
56c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_ESRAM),
57c6d4705fSBin Meng base | MTRR_TYPE_WRBACK);
58c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYMASK(MTRR_VAR_ESRAM),
59c6d4705fSBin Meng mask | MTRR_PHYS_MASK_VALID);
60c6d4705fSBin Meng
61c6d4705fSBin Meng /* enable both variable and fixed range MTRRs */
62c6d4705fSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_DEF_TYPE,
63c6d4705fSBin Meng MTRR_DEF_TYPE_EN | MTRR_DEF_TYPE_FIX_EN);
64c6d4705fSBin Meng
65c6d4705fSBin Meng enable_caches();
66c6d4705fSBin Meng }
67c6d4705fSBin Meng
quark_setup_bars(void)68b162257dSBin Meng static void quark_setup_bars(void)
69b162257dSBin Meng {
70b162257dSBin Meng /* GPIO - D31:F0:R44h */
71aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_GBA,
72b162257dSBin Meng CONFIG_GPIO_BASE | IO_BAR_EN);
73b162257dSBin Meng
74b162257dSBin Meng /* ACPI PM1 Block - D31:F0:R48h */
75aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_PM1BLK,
76b162257dSBin Meng CONFIG_ACPI_PM1_BASE | IO_BAR_EN);
77b162257dSBin Meng
78b162257dSBin Meng /* GPE0 - D31:F0:R4Ch */
79aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_GPE0BLK,
80b162257dSBin Meng CONFIG_ACPI_GPE0_BASE | IO_BAR_EN);
81b162257dSBin Meng
82b162257dSBin Meng /* WDT - D31:F0:R84h */
83aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_WDTBA,
84b162257dSBin Meng CONFIG_WDT_BASE | IO_BAR_EN);
85b162257dSBin Meng
86b162257dSBin Meng /* RCBA - D31:F0:RF0h */
87aa09505bSBin Meng qrk_pci_write_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA,
88b162257dSBin Meng CONFIG_RCBA_BASE | MEM_BAR_EN);
89b162257dSBin Meng
90b162257dSBin Meng /* ACPI P Block - Msg Port 04:R70h */
91b162257dSBin Meng msg_port_write(MSG_PORT_RMU, PBLK_BA,
92b162257dSBin Meng CONFIG_ACPI_PBLK_BASE | IO_BAR_EN);
93b162257dSBin Meng
94b162257dSBin Meng /* SPI DMA - Msg Port 04:R7Ah */
95b162257dSBin Meng msg_port_write(MSG_PORT_RMU, SPI_DMA_BA,
96b162257dSBin Meng CONFIG_SPI_DMA_BASE | IO_BAR_EN);
97b162257dSBin Meng
98b162257dSBin Meng /* PCIe ECAM */
99b162257dSBin Meng msg_port_write(MSG_PORT_MEM_ARBITER, AEC_CTRL,
100b162257dSBin Meng CONFIG_PCIE_ECAM_BASE | MEM_BAR_EN);
101b162257dSBin Meng msg_port_write(MSG_PORT_HOST_BRIDGE, HEC_REG,
102b162257dSBin Meng CONFIG_PCIE_ECAM_BASE | MEM_BAR_EN);
103b162257dSBin Meng }
104828d9af5SBin Meng
quark_pcie_early_init(void)105316fd392SBin Meng static void quark_pcie_early_init(void)
106316fd392SBin Meng {
107316fd392SBin Meng /*
108316fd392SBin Meng * Step1: Assert PCIe signal PERST#
109316fd392SBin Meng *
110316fd392SBin Meng * The CPU interface to the PERST# signal is platform dependent.
111316fd392SBin Meng * Call the board-specific codes to perform this task.
112316fd392SBin Meng */
113316fd392SBin Meng board_assert_perst();
114316fd392SBin Meng
115316fd392SBin Meng /* Step2: PHY common lane reset */
1168e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_PHY_LANE_RST);
117316fd392SBin Meng /* wait 1 ms for PHY common lane reset */
118316fd392SBin Meng mdelay(1);
119316fd392SBin Meng
120316fd392SBin Meng /* Step3: PHY sideband interface reset and controller main reset */
1218e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG,
1228e368302SBin Meng PCIE_PHY_SB_RST | PCIE_CTLR_MAIN_RST);
123316fd392SBin Meng /* wait 80ms for PLL to lock */
124316fd392SBin Meng mdelay(80);
125316fd392SBin Meng
126316fd392SBin Meng /* Step4: Controller sideband interface reset */
1278e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_CTLR_SB_RST);
128316fd392SBin Meng /* wait 20ms for controller sideband interface reset */
129316fd392SBin Meng mdelay(20);
130316fd392SBin Meng
131316fd392SBin Meng /* Step5: De-assert PERST# */
132316fd392SBin Meng board_deassert_perst();
133316fd392SBin Meng
134316fd392SBin Meng /* Step6: Controller primary interface reset */
1358e368302SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, PCIE_CFG, PCIE_CTLR_PRI_RST);
136316fd392SBin Meng
137316fd392SBin Meng /* Mixer Load Lane 0 */
1388e368302SBin Meng msg_port_io_clrbits(MSG_PORT_PCIE_AFE, PCIE_RXPICTRL0_L0,
1398e368302SBin Meng (1 << 6) | (1 << 7));
140316fd392SBin Meng
141316fd392SBin Meng /* Mixer Load Lane 1 */
1428e368302SBin Meng msg_port_io_clrbits(MSG_PORT_PCIE_AFE, PCIE_RXPICTRL0_L1,
1438e368302SBin Meng (1 << 6) | (1 << 7));
144316fd392SBin Meng }
145316fd392SBin Meng
quark_usb_early_init(void)146b06862b9SBin Meng static void quark_usb_early_init(void)
147b06862b9SBin Meng {
148b06862b9SBin Meng /* The sequence below comes from Quark firmware writer guide */
149b06862b9SBin Meng
1508e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_GLOBAL_PORT,
1518e368302SBin Meng 1 << 1, (1 << 6) | (1 << 7));
152b06862b9SBin Meng
1538e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_COMPBG,
1548e368302SBin Meng (1 << 8) | (1 << 9), (1 << 7) | (1 << 10));
155b06862b9SBin Meng
1568e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 29);
157b06862b9SBin Meng
1588e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL1, 1 << 1);
159b06862b9SBin Meng
1608e368302SBin Meng msg_port_alt_clrsetbits(MSG_PORT_USB_AFE, USB2_PLL1,
1618e368302SBin Meng (1 << 3) | (1 << 4) | (1 << 5), 1 << 6);
162b06862b9SBin Meng
1638e368302SBin Meng msg_port_alt_clrbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 29);
164b06862b9SBin Meng
1658e368302SBin Meng msg_port_alt_setbits(MSG_PORT_USB_AFE, USB2_PLL2, 1 << 24);
166b06862b9SBin Meng }
167b06862b9SBin Meng
quark_thermal_early_init(void)168554778c2SBin Meng static void quark_thermal_early_init(void)
169554778c2SBin Meng {
170554778c2SBin Meng /* The sequence below comes from Quark firmware writer guide */
171554778c2SBin Meng
172554778c2SBin Meng /* thermal sensor mode config */
173554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG1,
174554778c2SBin Meng (1 << 3) | (1 << 4) | (1 << 5), 1 << 5);
175554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG1,
176554778c2SBin Meng (1 << 8) | (1 << 9) | (1 << 10) | (1 << 11) |
177554778c2SBin Meng (1 << 12), 1 << 9);
178554778c2SBin Meng msg_port_alt_setbits(MSG_PORT_SOC_UNIT, TS_CFG1, 1 << 14);
179554778c2SBin Meng msg_port_alt_clrbits(MSG_PORT_SOC_UNIT, TS_CFG1, 1 << 17);
180554778c2SBin Meng msg_port_alt_clrbits(MSG_PORT_SOC_UNIT, TS_CFG1, 1 << 18);
181554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG2, 0xffff, 0x011f);
182554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG3, 0xff, 0x17);
183554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG3,
184554778c2SBin Meng (1 << 8) | (1 << 9), 1 << 8);
185554778c2SBin Meng msg_port_alt_clrbits(MSG_PORT_SOC_UNIT, TS_CFG3, 0xff000000);
186554778c2SBin Meng msg_port_alt_clrsetbits(MSG_PORT_SOC_UNIT, TS_CFG4,
187554778c2SBin Meng 0x7ff800, 0xc8 << 11);
188554778c2SBin Meng
189554778c2SBin Meng /* thermal monitor catastrophic trip set point (105 celsius) */
190554778c2SBin Meng msg_port_clrsetbits(MSG_PORT_RMU, TS_TRIP, 0xff, 155);
191554778c2SBin Meng
192554778c2SBin Meng /* thermal monitor catastrophic trip clear point (0 celsius) */
193554778c2SBin Meng msg_port_clrsetbits(MSG_PORT_RMU, TS_TRIP, 0xff0000, 50 << 16);
194554778c2SBin Meng
195554778c2SBin Meng /* take thermal sensor out of reset */
196554778c2SBin Meng msg_port_alt_clrbits(MSG_PORT_SOC_UNIT, TS_CFG4, 1 << 0);
197554778c2SBin Meng
198554778c2SBin Meng /* enable thermal monitor */
199554778c2SBin Meng msg_port_setbits(MSG_PORT_RMU, TS_MODE, 1 << 15);
200554778c2SBin Meng
201554778c2SBin Meng /* lock all thermal configuration */
202554778c2SBin Meng msg_port_setbits(MSG_PORT_RMU, RMU_CTRL, (1 << 5) | (1 << 6));
203554778c2SBin Meng }
204554778c2SBin Meng
quark_enable_legacy_seg(void)205f82a7840SBin Meng static void quark_enable_legacy_seg(void)
206f82a7840SBin Meng {
2078e368302SBin Meng msg_port_setbits(MSG_PORT_HOST_BRIDGE, HMISC2,
2088e368302SBin Meng HMISC2_SEGE | HMISC2_SEGF | HMISC2_SEGAB);
209f82a7840SBin Meng }
210f82a7840SBin Meng
arch_cpu_init(void)211828d9af5SBin Meng int arch_cpu_init(void)
212828d9af5SBin Meng {
213828d9af5SBin Meng int ret;
214828d9af5SBin Meng
215828d9af5SBin Meng post_code(POST_CPU_INIT);
216828d9af5SBin Meng
217828d9af5SBin Meng ret = x86_cpu_init_f();
218828d9af5SBin Meng if (ret)
219828d9af5SBin Meng return ret;
220828d9af5SBin Meng
221b162257dSBin Meng /*
222c6d4705fSBin Meng * Quark SoC does not support MSR MTRRs. Fixed and variable range MTRRs
223c6d4705fSBin Meng * are accessed indirectly via the message port and not the traditional
224c6d4705fSBin Meng * MSR mechanism. Only UC, WT and WB cache types are supported.
225c6d4705fSBin Meng */
226c6d4705fSBin Meng quark_setup_mtrr();
227c6d4705fSBin Meng
228c6d4705fSBin Meng /*
229b162257dSBin Meng * Quark SoC has some non-standard BARs (excluding PCI standard BARs)
230b162257dSBin Meng * which need be initialized with suggested values
231b162257dSBin Meng */
232b162257dSBin Meng quark_setup_bars();
233b162257dSBin Meng
234b06862b9SBin Meng /* Initialize USB2 PHY */
235b06862b9SBin Meng quark_usb_early_init();
236b06862b9SBin Meng
237554778c2SBin Meng /* Initialize thermal sensor */
238554778c2SBin Meng quark_thermal_early_init();
239554778c2SBin Meng
240f82a7840SBin Meng /* Turn on legacy segments (A/B/E/F) decode to system RAM */
241f82a7840SBin Meng quark_enable_legacy_seg();
242f82a7840SBin Meng
243828d9af5SBin Meng return 0;
244828d9af5SBin Meng }
245828d9af5SBin Meng
arch_cpu_init_dm(void)2466071cd62SBin Meng int arch_cpu_init_dm(void)
2476071cd62SBin Meng {
2486071cd62SBin Meng /*
2496071cd62SBin Meng * Initialize PCIe controller
2506071cd62SBin Meng *
2516071cd62SBin Meng * Quark SoC holds the PCIe controller in reset following a power on.
2526071cd62SBin Meng * U-Boot needs to release the PCIe controller from reset. The PCIe
2536071cd62SBin Meng * controller (D23:F0/F1) will not be visible in PCI configuration
2546071cd62SBin Meng * space and any access to its PCI configuration registers will cause
2556071cd62SBin Meng * system hang while it is held in reset.
2566071cd62SBin Meng */
2576071cd62SBin Meng quark_pcie_early_init();
2586071cd62SBin Meng
2596071cd62SBin Meng return 0;
2606071cd62SBin Meng }
2616071cd62SBin Meng
checkcpu(void)262*76d1d02fSSimon Glass int checkcpu(void)
263*76d1d02fSSimon Glass {
264*76d1d02fSSimon Glass return 0;
265*76d1d02fSSimon Glass }
266*76d1d02fSSimon Glass
print_cpuinfo(void)267828d9af5SBin Meng int print_cpuinfo(void)
268828d9af5SBin Meng {
269828d9af5SBin Meng post_code(POST_CPU_INFO);
270828d9af5SBin Meng return default_print_cpuinfo();
271828d9af5SBin Meng }
272828d9af5SBin Meng
reset_cpu(ulong addr)273828d9af5SBin Meng void reset_cpu(ulong addr)
274828d9af5SBin Meng {
275828d9af5SBin Meng /* cold reset */
276ebebf059SSimon Glass x86_full_reset();
277828d9af5SBin Meng }
2786df7ffeaSBin Meng
quark_pcie_init(void)2792afb6230SBin Meng static void quark_pcie_init(void)
2802afb6230SBin Meng {
2812afb6230SBin Meng u32 val;
2822afb6230SBin Meng
2832afb6230SBin Meng /* PCIe upstream non-posted & posted request size */
2842afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_CCFG,
2852afb6230SBin Meng CCFG_UPRS | CCFG_UNRS);
2862afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_CCFG,
2872afb6230SBin Meng CCFG_UPRS | CCFG_UNRS);
2882afb6230SBin Meng
2892afb6230SBin Meng /* PCIe packet fast transmit mode (IPF) */
2902afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_MPC2, MPC2_IPF);
2912afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_MPC2, MPC2_IPF);
2922afb6230SBin Meng
2932afb6230SBin Meng /* PCIe message bus idle counter (SBIC) */
2942afb6230SBin Meng qrk_pci_read_config_dword(QUARK_PCIE0, PCIE_RP_MBC, &val);
2952afb6230SBin Meng val |= MBC_SBIC;
2962afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE0, PCIE_RP_MBC, val);
2972afb6230SBin Meng qrk_pci_read_config_dword(QUARK_PCIE1, PCIE_RP_MBC, &val);
2982afb6230SBin Meng val |= MBC_SBIC;
2992afb6230SBin Meng qrk_pci_write_config_dword(QUARK_PCIE1, PCIE_RP_MBC, val);
3002afb6230SBin Meng }
3012afb6230SBin Meng
quark_usb_init(void)3022afb6230SBin Meng static void quark_usb_init(void)
3032afb6230SBin Meng {
3042afb6230SBin Meng u32 bar;
3052afb6230SBin Meng
3062afb6230SBin Meng /* Change USB EHCI packet buffer OUT/IN threshold */
3072afb6230SBin Meng qrk_pci_read_config_dword(QUARK_USB_EHCI, PCI_BASE_ADDRESS_0, &bar);
3082afb6230SBin Meng writel((0x7f << 16) | 0x7f, bar + EHCI_INSNREG01);
3092afb6230SBin Meng
3102afb6230SBin Meng /* Disable USB device interrupts */
3112afb6230SBin Meng qrk_pci_read_config_dword(QUARK_USB_DEVICE, PCI_BASE_ADDRESS_0, &bar);
3122afb6230SBin Meng writel(0x7f, bar + USBD_INT_MASK);
3132afb6230SBin Meng writel((0xf << 16) | 0xf, bar + USBD_EP_INT_MASK);
3142afb6230SBin Meng writel((0xf << 16) | 0xf, bar + USBD_EP_INT_STS);
3152afb6230SBin Meng }
3162afb6230SBin Meng
arch_early_init_r(void)3172afb6230SBin Meng int arch_early_init_r(void)
3182afb6230SBin Meng {
3192afb6230SBin Meng quark_pcie_init();
3202afb6230SBin Meng
3212afb6230SBin Meng quark_usb_init();
3222afb6230SBin Meng
3232afb6230SBin Meng return 0;
3242afb6230SBin Meng }
3252afb6230SBin Meng
arch_misc_init(void)32605b98ec3SBin Meng int arch_misc_init(void)
32705b98ec3SBin Meng {
3282fc2b83aSBin Meng #ifdef CONFIG_ENABLE_MRC_CACHE
3292fc2b83aSBin Meng /*
3302fc2b83aSBin Meng * We intend not to check any return value here, as even MRC cache
3312fc2b83aSBin Meng * is not saved successfully, it is not a severe error that will
3322fc2b83aSBin Meng * prevent system from continuing to boot.
3332fc2b83aSBin Meng */
3342fc2b83aSBin Meng mrccache_save();
3352fc2b83aSBin Meng #endif
3362fc2b83aSBin Meng
337911d6f69SBin Meng /* Assign a unique I/O APIC ID */
338911d6f69SBin Meng io_apic_set_id(1);
339911d6f69SBin Meng
34012d6929eSSimon Glass return 0;
34105b98ec3SBin Meng }
3422afb6230SBin Meng
board_final_cleanup(void)3432afb6230SBin Meng void board_final_cleanup(void)
3442afb6230SBin Meng {
3452afb6230SBin Meng struct quark_rcba *rcba;
3462afb6230SBin Meng u32 base, val;
3472afb6230SBin Meng
3482afb6230SBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA, &base);
3492afb6230SBin Meng base &= ~MEM_BAR_EN;
3502afb6230SBin Meng rcba = (struct quark_rcba *)base;
3512afb6230SBin Meng
3522afb6230SBin Meng /* Initialize 'Component ID' to zero */
3532afb6230SBin Meng val = readl(&rcba->esd);
3542afb6230SBin Meng val &= ~0xff0000;
3552afb6230SBin Meng writel(val, &rcba->esd);
3562afb6230SBin Meng
357693b5f6cSBin Meng /* Lock HMBOUND for security */
358693b5f6cSBin Meng msg_port_setbits(MSG_PORT_HOST_BRIDGE, HM_BOUND, HM_BOUND_LOCK);
359693b5f6cSBin Meng
3602afb6230SBin Meng return;
3612afb6230SBin Meng }
362