1d188b18fSSimon Glass /*
2d188b18fSSimon Glass * Copyright (c) 2011 The Chromium OS Authors.
3d188b18fSSimon Glass * (C) Copyright 2008,2009
4d188b18fSSimon Glass * Graeme Russ, <graeme.russ@gmail.com>
5d188b18fSSimon Glass *
6d188b18fSSimon Glass * (C) Copyright 2002
7d188b18fSSimon Glass * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
8d188b18fSSimon Glass *
9d188b18fSSimon Glass * SPDX-License-Identifier: GPL-2.0+
10d188b18fSSimon Glass */
11d188b18fSSimon Glass
12d188b18fSSimon Glass #include <common.h>
13a219daeaSSimon Glass #include <dm.h>
147430f108SSimon Glass #include <errno.h>
157430f108SSimon Glass #include <malloc.h>
16d188b18fSSimon Glass #include <pci.h>
17a219daeaSSimon Glass #include <asm/io.h>
18d188b18fSSimon Glass #include <asm/pci.h>
19d188b18fSSimon Glass
204722c035SBin Meng DECLARE_GLOBAL_DATA_PTR;
214722c035SBin Meng
pci_x86_read_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong * valuep,enum pci_size_t size)22a219daeaSSimon Glass int pci_x86_read_config(struct udevice *bus, pci_dev_t bdf, uint offset,
23a219daeaSSimon Glass ulong *valuep, enum pci_size_t size)
24a219daeaSSimon Glass {
25a219daeaSSimon Glass outl(bdf | (offset & 0xfc) | PCI_CFG_EN, PCI_REG_ADDR);
26a219daeaSSimon Glass switch (size) {
27a219daeaSSimon Glass case PCI_SIZE_8:
28a219daeaSSimon Glass *valuep = inb(PCI_REG_DATA + (offset & 3));
29a219daeaSSimon Glass break;
30a219daeaSSimon Glass case PCI_SIZE_16:
31a219daeaSSimon Glass *valuep = inw(PCI_REG_DATA + (offset & 2));
32a219daeaSSimon Glass break;
33a219daeaSSimon Glass case PCI_SIZE_32:
34a219daeaSSimon Glass *valuep = inl(PCI_REG_DATA);
35a219daeaSSimon Glass break;
36a219daeaSSimon Glass }
37a219daeaSSimon Glass
38a219daeaSSimon Glass return 0;
39a219daeaSSimon Glass }
40a219daeaSSimon Glass
pci_x86_write_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong value,enum pci_size_t size)41a219daeaSSimon Glass int pci_x86_write_config(struct udevice *bus, pci_dev_t bdf, uint offset,
42a219daeaSSimon Glass ulong value, enum pci_size_t size)
43a219daeaSSimon Glass {
44a219daeaSSimon Glass outl(bdf | (offset & 0xfc) | PCI_CFG_EN, PCI_REG_ADDR);
45a219daeaSSimon Glass switch (size) {
46a219daeaSSimon Glass case PCI_SIZE_8:
47a219daeaSSimon Glass outb(value, PCI_REG_DATA + (offset & 3));
48a219daeaSSimon Glass break;
49a219daeaSSimon Glass case PCI_SIZE_16:
50a219daeaSSimon Glass outw(value, PCI_REG_DATA + (offset & 2));
51a219daeaSSimon Glass break;
52a219daeaSSimon Glass case PCI_SIZE_32:
53a219daeaSSimon Glass outl(value, PCI_REG_DATA);
54a219daeaSSimon Glass break;
55a219daeaSSimon Glass }
56a219daeaSSimon Glass
57a219daeaSSimon Glass return 0;
58a219daeaSSimon Glass }
59e3e7fa2cSBin Meng
pci_assign_irqs(int bus,int device,u8 irq[4])6031a2dc69SBin Meng void pci_assign_irqs(int bus, int device, u8 irq[4])
61e3e7fa2cSBin Meng {
62e3e7fa2cSBin Meng pci_dev_t bdf;
6331a2dc69SBin Meng int func;
6431a2dc69SBin Meng u16 vendor;
65e3e7fa2cSBin Meng u8 pin, line;
66e3e7fa2cSBin Meng
6731a2dc69SBin Meng for (func = 0; func < 8; func++) {
68e3e7fa2cSBin Meng bdf = PCI_BDF(bus, device, func);
69*58316f9bSBin Meng pci_read_config16(bdf, PCI_VENDOR_ID, &vendor);
7031a2dc69SBin Meng if (vendor == 0xffff || vendor == 0x0000)
7131a2dc69SBin Meng continue;
72e3e7fa2cSBin Meng
73*58316f9bSBin Meng pci_read_config8(bdf, PCI_INTERRUPT_PIN, &pin);
74e3e7fa2cSBin Meng
75e3e7fa2cSBin Meng /* PCI spec says all values except 1..4 are reserved */
76e3e7fa2cSBin Meng if ((pin < 1) || (pin > 4))
7731a2dc69SBin Meng continue;
78e3e7fa2cSBin Meng
79e3e7fa2cSBin Meng line = irq[pin - 1];
806fc0e8a1SBin Meng if (!line)
816fc0e8a1SBin Meng continue;
82e3e7fa2cSBin Meng
83e3e7fa2cSBin Meng debug("Assigning IRQ %d to PCI device %d.%x.%d (INT%c)\n",
84e3e7fa2cSBin Meng line, bus, device, func, 'A' + pin - 1);
85e3e7fa2cSBin Meng
86*58316f9bSBin Meng pci_write_config8(bdf, PCI_INTERRUPT_LINE, line);
87e3e7fa2cSBin Meng }
8831a2dc69SBin Meng }
89