145b5a378SSimon Glass /*
245b5a378SSimon Glass * Copyright (C) 2015 Google, Inc
345b5a378SSimon Glass *
445b5a378SSimon Glass * SPDX-License-Identifier: GPL-2.0+
545b5a378SSimon Glass *
645b5a378SSimon Glass * Based on code from the coreboot file of the same name
745b5a378SSimon Glass */
845b5a378SSimon Glass
945b5a378SSimon Glass #include <common.h>
1045b5a378SSimon Glass #include <cpu.h>
1145b5a378SSimon Glass #include <dm.h>
1245b5a378SSimon Glass #include <errno.h>
1345b5a378SSimon Glass #include <malloc.h>
1418686590SMiao Yan #include <qfw.h>
1545b5a378SSimon Glass #include <asm/atomic.h>
1645b5a378SSimon Glass #include <asm/cpu.h>
1745b5a378SSimon Glass #include <asm/interrupt.h>
1845b5a378SSimon Glass #include <asm/lapic.h>
196bcb675bSSimon Glass #include <asm/microcode.h>
2045b5a378SSimon Glass #include <asm/mp.h>
21a2d73fdbSBin Meng #include <asm/msr.h>
2245b5a378SSimon Glass #include <asm/mtrr.h>
23a2d73fdbSBin Meng #include <asm/processor.h>
2445b5a378SSimon Glass #include <asm/sipi.h>
2545b5a378SSimon Glass #include <dm/device-internal.h>
2645b5a378SSimon Glass #include <dm/uclass-internal.h>
27de752c5eSMiao Yan #include <dm/lists.h>
28de752c5eSMiao Yan #include <dm/root.h>
2945b5a378SSimon Glass #include <linux/linkage.h>
3045b5a378SSimon Glass
318b097916SSimon Glass DECLARE_GLOBAL_DATA_PTR;
328b097916SSimon Glass
336e6f4ce4SBin Meng /* Total CPUs include BSP */
346e6f4ce4SBin Meng static int num_cpus;
356e6f4ce4SBin Meng
3645b5a378SSimon Glass /* This also needs to match the sipi.S assembly code for saved MSR encoding */
3745b5a378SSimon Glass struct saved_msr {
3845b5a378SSimon Glass uint32_t index;
3945b5a378SSimon Glass uint32_t lo;
4045b5a378SSimon Glass uint32_t hi;
4145b5a378SSimon Glass } __packed;
4245b5a378SSimon Glass
4345b5a378SSimon Glass
4445b5a378SSimon Glass struct mp_flight_plan {
4545b5a378SSimon Glass int num_records;
4645b5a378SSimon Glass struct mp_flight_record *records;
4745b5a378SSimon Glass };
4845b5a378SSimon Glass
4945b5a378SSimon Glass static struct mp_flight_plan mp_info;
5045b5a378SSimon Glass
5145b5a378SSimon Glass struct cpu_map {
5245b5a378SSimon Glass struct udevice *dev;
5345b5a378SSimon Glass int apic_id;
5445b5a378SSimon Glass int err_code;
5545b5a378SSimon Glass };
5645b5a378SSimon Glass
barrier_wait(atomic_t * b)5745b5a378SSimon Glass static inline void barrier_wait(atomic_t *b)
5845b5a378SSimon Glass {
5945b5a378SSimon Glass while (atomic_read(b) == 0)
6045b5a378SSimon Glass asm("pause");
6145b5a378SSimon Glass mfence();
6245b5a378SSimon Glass }
6345b5a378SSimon Glass
release_barrier(atomic_t * b)6445b5a378SSimon Glass static inline void release_barrier(atomic_t *b)
6545b5a378SSimon Glass {
6645b5a378SSimon Glass mfence();
6745b5a378SSimon Glass atomic_set(b, 1);
6845b5a378SSimon Glass }
6945b5a378SSimon Glass
stop_this_cpu(void)70a2d73fdbSBin Meng static inline void stop_this_cpu(void)
71a2d73fdbSBin Meng {
72a2d73fdbSBin Meng /* Called by an AP when it is ready to halt and wait for a new task */
73a2d73fdbSBin Meng for (;;)
74a2d73fdbSBin Meng cpu_hlt();
75a2d73fdbSBin Meng }
76a2d73fdbSBin Meng
7745b5a378SSimon Glass /* Returns 1 if timeout waiting for APs. 0 if target APs found */
wait_for_aps(atomic_t * val,int target,int total_delay,int delay_step)7845b5a378SSimon Glass static int wait_for_aps(atomic_t *val, int target, int total_delay,
7945b5a378SSimon Glass int delay_step)
8045b5a378SSimon Glass {
8145b5a378SSimon Glass int timeout = 0;
8245b5a378SSimon Glass int delayed = 0;
8345b5a378SSimon Glass
8445b5a378SSimon Glass while (atomic_read(val) != target) {
8545b5a378SSimon Glass udelay(delay_step);
8645b5a378SSimon Glass delayed += delay_step;
8745b5a378SSimon Glass if (delayed >= total_delay) {
8845b5a378SSimon Glass timeout = 1;
8945b5a378SSimon Glass break;
9045b5a378SSimon Glass }
9145b5a378SSimon Glass }
9245b5a378SSimon Glass
9345b5a378SSimon Glass return timeout;
9445b5a378SSimon Glass }
9545b5a378SSimon Glass
ap_do_flight_plan(struct udevice * cpu)9645b5a378SSimon Glass static void ap_do_flight_plan(struct udevice *cpu)
9745b5a378SSimon Glass {
9845b5a378SSimon Glass int i;
9945b5a378SSimon Glass
10045b5a378SSimon Glass for (i = 0; i < mp_info.num_records; i++) {
10145b5a378SSimon Glass struct mp_flight_record *rec = &mp_info.records[i];
10245b5a378SSimon Glass
10345b5a378SSimon Glass atomic_inc(&rec->cpus_entered);
10445b5a378SSimon Glass barrier_wait(&rec->barrier);
10545b5a378SSimon Glass
10645b5a378SSimon Glass if (rec->ap_call != NULL)
10745b5a378SSimon Glass rec->ap_call(cpu, rec->ap_arg);
10845b5a378SSimon Glass }
10945b5a378SSimon Glass }
11045b5a378SSimon Glass
find_cpu_by_apic_id(int apic_id,struct udevice ** devp)11124fb4907SMiao Yan static int find_cpu_by_apic_id(int apic_id, struct udevice **devp)
11245b5a378SSimon Glass {
11345b5a378SSimon Glass struct udevice *dev;
11445b5a378SSimon Glass
11545b5a378SSimon Glass *devp = NULL;
11645b5a378SSimon Glass for (uclass_find_first_device(UCLASS_CPU, &dev);
11745b5a378SSimon Glass dev;
11845b5a378SSimon Glass uclass_find_next_device(&dev)) {
11945b5a378SSimon Glass struct cpu_platdata *plat = dev_get_parent_platdata(dev);
12045b5a378SSimon Glass
12145b5a378SSimon Glass if (plat->cpu_id == apic_id) {
12245b5a378SSimon Glass *devp = dev;
12345b5a378SSimon Glass return 0;
12445b5a378SSimon Glass }
12545b5a378SSimon Glass }
12645b5a378SSimon Glass
12745b5a378SSimon Glass return -ENOENT;
12845b5a378SSimon Glass }
12945b5a378SSimon Glass
13045b5a378SSimon Glass /*
13145b5a378SSimon Glass * By the time APs call ap_init() caching has been setup, and microcode has
13245b5a378SSimon Glass * been loaded
13345b5a378SSimon Glass */
ap_init(unsigned int cpu_index)13445b5a378SSimon Glass static void ap_init(unsigned int cpu_index)
13545b5a378SSimon Glass {
13645b5a378SSimon Glass struct udevice *dev;
13745b5a378SSimon Glass int apic_id;
13845b5a378SSimon Glass int ret;
13945b5a378SSimon Glass
14045b5a378SSimon Glass /* Ensure the local apic is enabled */
14145b5a378SSimon Glass enable_lapic();
14245b5a378SSimon Glass
14345b5a378SSimon Glass apic_id = lapicid();
14424fb4907SMiao Yan ret = find_cpu_by_apic_id(apic_id, &dev);
14545b5a378SSimon Glass if (ret) {
14645b5a378SSimon Glass debug("Unknown CPU apic_id %x\n", apic_id);
14745b5a378SSimon Glass goto done;
14845b5a378SSimon Glass }
14945b5a378SSimon Glass
15045b5a378SSimon Glass debug("AP: slot %d apic_id %x, dev %s\n", cpu_index, apic_id,
15145b5a378SSimon Glass dev ? dev->name : "(apic_id not found)");
15245b5a378SSimon Glass
15345b5a378SSimon Glass /* Walk the flight plan */
15445b5a378SSimon Glass ap_do_flight_plan(dev);
15545b5a378SSimon Glass
15645b5a378SSimon Glass /* Park the AP */
15745b5a378SSimon Glass debug("parking\n");
15845b5a378SSimon Glass done:
15945b5a378SSimon Glass stop_this_cpu();
16045b5a378SSimon Glass }
16145b5a378SSimon Glass
16245b5a378SSimon Glass static const unsigned int fixed_mtrrs[NUM_FIXED_MTRRS] = {
16345b5a378SSimon Glass MTRR_FIX_64K_00000_MSR, MTRR_FIX_16K_80000_MSR, MTRR_FIX_16K_A0000_MSR,
16445b5a378SSimon Glass MTRR_FIX_4K_C0000_MSR, MTRR_FIX_4K_C8000_MSR, MTRR_FIX_4K_D0000_MSR,
16545b5a378SSimon Glass MTRR_FIX_4K_D8000_MSR, MTRR_FIX_4K_E0000_MSR, MTRR_FIX_4K_E8000_MSR,
16645b5a378SSimon Glass MTRR_FIX_4K_F0000_MSR, MTRR_FIX_4K_F8000_MSR,
16745b5a378SSimon Glass };
16845b5a378SSimon Glass
save_msr(int index,struct saved_msr * entry)16945b5a378SSimon Glass static inline struct saved_msr *save_msr(int index, struct saved_msr *entry)
17045b5a378SSimon Glass {
17145b5a378SSimon Glass msr_t msr;
17245b5a378SSimon Glass
17345b5a378SSimon Glass msr = msr_read(index);
17445b5a378SSimon Glass entry->index = index;
17545b5a378SSimon Glass entry->lo = msr.lo;
17645b5a378SSimon Glass entry->hi = msr.hi;
17745b5a378SSimon Glass
17845b5a378SSimon Glass /* Return the next entry */
17945b5a378SSimon Glass entry++;
18045b5a378SSimon Glass return entry;
18145b5a378SSimon Glass }
18245b5a378SSimon Glass
save_bsp_msrs(char * start,int size)18345b5a378SSimon Glass static int save_bsp_msrs(char *start, int size)
18445b5a378SSimon Glass {
18545b5a378SSimon Glass int msr_count;
18645b5a378SSimon Glass int num_var_mtrrs;
18745b5a378SSimon Glass struct saved_msr *msr_entry;
18845b5a378SSimon Glass int i;
18945b5a378SSimon Glass msr_t msr;
19045b5a378SSimon Glass
19145b5a378SSimon Glass /* Determine number of MTRRs need to be saved */
19245b5a378SSimon Glass msr = msr_read(MTRR_CAP_MSR);
19345b5a378SSimon Glass num_var_mtrrs = msr.lo & 0xff;
19445b5a378SSimon Glass
19545b5a378SSimon Glass /* 2 * num_var_mtrrs for base and mask. +1 for IA32_MTRR_DEF_TYPE */
19645b5a378SSimon Glass msr_count = 2 * num_var_mtrrs + NUM_FIXED_MTRRS + 1;
19745b5a378SSimon Glass
19845b5a378SSimon Glass if ((msr_count * sizeof(struct saved_msr)) > size) {
1992254e34cSSimon Glass printf("Cannot mirror all %d msrs\n", msr_count);
20045b5a378SSimon Glass return -ENOSPC;
20145b5a378SSimon Glass }
20245b5a378SSimon Glass
20345b5a378SSimon Glass msr_entry = (void *)start;
20445b5a378SSimon Glass for (i = 0; i < NUM_FIXED_MTRRS; i++)
20545b5a378SSimon Glass msr_entry = save_msr(fixed_mtrrs[i], msr_entry);
20645b5a378SSimon Glass
20745b5a378SSimon Glass for (i = 0; i < num_var_mtrrs; i++) {
20845b5a378SSimon Glass msr_entry = save_msr(MTRR_PHYS_BASE_MSR(i), msr_entry);
20945b5a378SSimon Glass msr_entry = save_msr(MTRR_PHYS_MASK_MSR(i), msr_entry);
21045b5a378SSimon Glass }
21145b5a378SSimon Glass
21245b5a378SSimon Glass msr_entry = save_msr(MTRR_DEF_TYPE_MSR, msr_entry);
21345b5a378SSimon Glass
21445b5a378SSimon Glass return msr_count;
21545b5a378SSimon Glass }
21645b5a378SSimon Glass
load_sipi_vector(atomic_t ** ap_countp,int num_cpus)217b28cecdfSMiao Yan static int load_sipi_vector(atomic_t **ap_countp, int num_cpus)
21845b5a378SSimon Glass {
21945b5a378SSimon Glass struct sipi_params_16bit *params16;
22045b5a378SSimon Glass struct sipi_params *params;
22145b5a378SSimon Glass static char msr_save[512];
22245b5a378SSimon Glass char *stack;
22345b5a378SSimon Glass ulong addr;
22445b5a378SSimon Glass int code_len;
22545b5a378SSimon Glass int size;
22645b5a378SSimon Glass int ret;
22745b5a378SSimon Glass
22845b5a378SSimon Glass /* Copy in the code */
22945b5a378SSimon Glass code_len = ap_start16_code_end - ap_start16;
23045b5a378SSimon Glass debug("Copying SIPI code to %x: %d bytes\n", AP_DEFAULT_BASE,
23145b5a378SSimon Glass code_len);
23245b5a378SSimon Glass memcpy((void *)AP_DEFAULT_BASE, ap_start16, code_len);
23345b5a378SSimon Glass
23445b5a378SSimon Glass addr = AP_DEFAULT_BASE + (ulong)sipi_params_16bit - (ulong)ap_start16;
23545b5a378SSimon Glass params16 = (struct sipi_params_16bit *)addr;
23645b5a378SSimon Glass params16->ap_start = (uint32_t)ap_start;
23745b5a378SSimon Glass params16->gdt = (uint32_t)gd->arch.gdt;
23845b5a378SSimon Glass params16->gdt_limit = X86_GDT_SIZE - 1;
23945b5a378SSimon Glass debug("gdt = %x, gdt_limit = %x\n", params16->gdt, params16->gdt_limit);
24045b5a378SSimon Glass
24145b5a378SSimon Glass params = (struct sipi_params *)sipi_params;
24245b5a378SSimon Glass debug("SIPI 32-bit params at %p\n", params);
24345b5a378SSimon Glass params->idt_ptr = (uint32_t)x86_get_idt();
24445b5a378SSimon Glass
24545b5a378SSimon Glass params->stack_size = CONFIG_AP_STACK_SIZE;
246b28cecdfSMiao Yan size = params->stack_size * num_cpus;
2474fd64d02SStephen Warren stack = memalign(4096, size);
24845b5a378SSimon Glass if (!stack)
24945b5a378SSimon Glass return -ENOMEM;
25045b5a378SSimon Glass params->stack_top = (u32)(stack + size);
251*308c75e0SAndy Shevchenko #if !defined(CONFIG_QEMU) && !defined(CONFIG_HAVE_FSP) && \
252*308c75e0SAndy Shevchenko !defined(CONFIG_INTEL_MID)
253e77b62e2SSimon Glass params->microcode_ptr = ucode_base;
254e77b62e2SSimon Glass debug("Microcode at %x\n", params->microcode_ptr);
255e77b62e2SSimon Glass #endif
25645b5a378SSimon Glass params->msr_table_ptr = (u32)msr_save;
25745b5a378SSimon Glass ret = save_bsp_msrs(msr_save, sizeof(msr_save));
25845b5a378SSimon Glass if (ret < 0)
25945b5a378SSimon Glass return ret;
26045b5a378SSimon Glass params->msr_count = ret;
26145b5a378SSimon Glass
26245b5a378SSimon Glass params->c_handler = (uint32_t)&ap_init;
26345b5a378SSimon Glass
26445b5a378SSimon Glass *ap_countp = ¶ms->ap_count;
26545b5a378SSimon Glass atomic_set(*ap_countp, 0);
26645b5a378SSimon Glass debug("SIPI vector is ready\n");
26745b5a378SSimon Glass
26845b5a378SSimon Glass return 0;
26945b5a378SSimon Glass }
27045b5a378SSimon Glass
check_cpu_devices(int expected_cpus)27145b5a378SSimon Glass static int check_cpu_devices(int expected_cpus)
27245b5a378SSimon Glass {
27345b5a378SSimon Glass int i;
27445b5a378SSimon Glass
27545b5a378SSimon Glass for (i = 0; i < expected_cpus; i++) {
27645b5a378SSimon Glass struct udevice *dev;
27745b5a378SSimon Glass int ret;
27845b5a378SSimon Glass
27945b5a378SSimon Glass ret = uclass_find_device(UCLASS_CPU, i, &dev);
28045b5a378SSimon Glass if (ret) {
28145b5a378SSimon Glass debug("Cannot find CPU %d in device tree\n", i);
28245b5a378SSimon Glass return ret;
28345b5a378SSimon Glass }
28445b5a378SSimon Glass }
28545b5a378SSimon Glass
28645b5a378SSimon Glass return 0;
28745b5a378SSimon Glass }
28845b5a378SSimon Glass
28945b5a378SSimon Glass /* Returns 1 for timeout. 0 on success */
apic_wait_timeout(int total_delay,const char * msg)2902254e34cSSimon Glass static int apic_wait_timeout(int total_delay, const char *msg)
29145b5a378SSimon Glass {
29245b5a378SSimon Glass int total = 0;
29345b5a378SSimon Glass
2942254e34cSSimon Glass if (!(lapic_read(LAPIC_ICR) & LAPIC_ICR_BUSY))
2952254e34cSSimon Glass return 0;
2962254e34cSSimon Glass
2972254e34cSSimon Glass debug("Waiting for %s...", msg);
29845b5a378SSimon Glass while (lapic_read(LAPIC_ICR) & LAPIC_ICR_BUSY) {
2992254e34cSSimon Glass udelay(50);
3002254e34cSSimon Glass total += 50;
30145b5a378SSimon Glass if (total >= total_delay) {
3022254e34cSSimon Glass debug("timed out: aborting\n");
3032254e34cSSimon Glass return -ETIMEDOUT;
30445b5a378SSimon Glass }
30545b5a378SSimon Glass }
3062254e34cSSimon Glass debug("done\n");
30745b5a378SSimon Glass
3082254e34cSSimon Glass return 0;
30945b5a378SSimon Glass }
31045b5a378SSimon Glass
start_aps(int ap_count,atomic_t * num_aps)31145b5a378SSimon Glass static int start_aps(int ap_count, atomic_t *num_aps)
31245b5a378SSimon Glass {
31345b5a378SSimon Glass int sipi_vector;
31445b5a378SSimon Glass /* Max location is 4KiB below 1MiB */
31545b5a378SSimon Glass const int max_vector_loc = ((1 << 20) - (1 << 12)) >> 12;
31645b5a378SSimon Glass
31745b5a378SSimon Glass if (ap_count == 0)
31845b5a378SSimon Glass return 0;
31945b5a378SSimon Glass
32045b5a378SSimon Glass /* The vector is sent as a 4k aligned address in one byte */
32145b5a378SSimon Glass sipi_vector = AP_DEFAULT_BASE >> 12;
32245b5a378SSimon Glass
32345b5a378SSimon Glass if (sipi_vector > max_vector_loc) {
32445b5a378SSimon Glass printf("SIPI vector too large! 0x%08x\n",
32545b5a378SSimon Glass sipi_vector);
32645b5a378SSimon Glass return -1;
32745b5a378SSimon Glass }
32845b5a378SSimon Glass
32945b5a378SSimon Glass debug("Attempting to start %d APs\n", ap_count);
33045b5a378SSimon Glass
3312254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3322254e34cSSimon Glass return -ETIMEDOUT;
33345b5a378SSimon Glass
33445b5a378SSimon Glass /* Send INIT IPI to all but self */
335a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
336a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
33745b5a378SSimon Glass LAPIC_DM_INIT);
3382254e34cSSimon Glass debug("Waiting for 10ms after sending INIT\n");
33945b5a378SSimon Glass mdelay(10);
34045b5a378SSimon Glass
34145b5a378SSimon Glass /* Send 1st SIPI */
3422254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3432254e34cSSimon Glass return -ETIMEDOUT;
34445b5a378SSimon Glass
345a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
346a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
34745b5a378SSimon Glass LAPIC_DM_STARTUP | sipi_vector);
3482254e34cSSimon Glass if (apic_wait_timeout(10000, "first SIPI to complete"))
3492254e34cSSimon Glass return -ETIMEDOUT;
35045b5a378SSimon Glass
35145b5a378SSimon Glass /* Wait for CPUs to check in up to 200 us */
35245b5a378SSimon Glass wait_for_aps(num_aps, ap_count, 200, 15);
35345b5a378SSimon Glass
35445b5a378SSimon Glass /* Send 2nd SIPI */
3552254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3562254e34cSSimon Glass return -ETIMEDOUT;
35745b5a378SSimon Glass
358a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
359a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
36045b5a378SSimon Glass LAPIC_DM_STARTUP | sipi_vector);
3612254e34cSSimon Glass if (apic_wait_timeout(10000, "second SIPI to complete"))
3622254e34cSSimon Glass return -ETIMEDOUT;
36345b5a378SSimon Glass
36445b5a378SSimon Glass /* Wait for CPUs to check in */
36545b5a378SSimon Glass if (wait_for_aps(num_aps, ap_count, 10000, 50)) {
3662254e34cSSimon Glass debug("Not all APs checked in: %d/%d\n",
36745b5a378SSimon Glass atomic_read(num_aps), ap_count);
36845b5a378SSimon Glass return -1;
36945b5a378SSimon Glass }
37045b5a378SSimon Glass
37145b5a378SSimon Glass return 0;
37245b5a378SSimon Glass }
37345b5a378SSimon Glass
bsp_do_flight_plan(struct udevice * cpu,struct mp_params * mp_params)37445b5a378SSimon Glass static int bsp_do_flight_plan(struct udevice *cpu, struct mp_params *mp_params)
37545b5a378SSimon Glass {
37645b5a378SSimon Glass int i;
37745b5a378SSimon Glass int ret = 0;
37845b5a378SSimon Glass const int timeout_us = 100000;
37945b5a378SSimon Glass const int step_us = 100;
3806e6f4ce4SBin Meng int num_aps = num_cpus - 1;
38145b5a378SSimon Glass
38245b5a378SSimon Glass for (i = 0; i < mp_params->num_records; i++) {
38345b5a378SSimon Glass struct mp_flight_record *rec = &mp_params->flight_plan[i];
38445b5a378SSimon Glass
38545b5a378SSimon Glass /* Wait for APs if the record is not released */
38645b5a378SSimon Glass if (atomic_read(&rec->barrier) == 0) {
38745b5a378SSimon Glass /* Wait for the APs to check in */
38845b5a378SSimon Glass if (wait_for_aps(&rec->cpus_entered, num_aps,
38945b5a378SSimon Glass timeout_us, step_us)) {
3902254e34cSSimon Glass debug("MP record %d timeout\n", i);
39145b5a378SSimon Glass ret = -1;
39245b5a378SSimon Glass }
39345b5a378SSimon Glass }
39445b5a378SSimon Glass
39545b5a378SSimon Glass if (rec->bsp_call != NULL)
39645b5a378SSimon Glass rec->bsp_call(cpu, rec->bsp_arg);
39745b5a378SSimon Glass
39845b5a378SSimon Glass release_barrier(&rec->barrier);
39945b5a378SSimon Glass }
40045b5a378SSimon Glass return ret;
40145b5a378SSimon Glass }
40245b5a378SSimon Glass
init_bsp(struct udevice ** devp)40345b5a378SSimon Glass static int init_bsp(struct udevice **devp)
40445b5a378SSimon Glass {
40545b5a378SSimon Glass char processor_name[CPU_MAX_NAME_LEN];
40645b5a378SSimon Glass int apic_id;
40745b5a378SSimon Glass int ret;
40845b5a378SSimon Glass
40945b5a378SSimon Glass cpu_get_name(processor_name);
4102254e34cSSimon Glass debug("CPU: %s\n", processor_name);
41145b5a378SSimon Glass
41245b5a378SSimon Glass apic_id = lapicid();
41324fb4907SMiao Yan ret = find_cpu_by_apic_id(apic_id, devp);
41445b5a378SSimon Glass if (ret) {
41545b5a378SSimon Glass printf("Cannot find boot CPU, APIC ID %d\n", apic_id);
41645b5a378SSimon Glass return ret;
41745b5a378SSimon Glass }
41845b5a378SSimon Glass
41945b5a378SSimon Glass return 0;
42045b5a378SSimon Glass }
42145b5a378SSimon Glass
422fcf5c041SMiao Yan #ifdef CONFIG_QFW
qemu_cpu_fixup(void)423de752c5eSMiao Yan static int qemu_cpu_fixup(void)
424de752c5eSMiao Yan {
425de752c5eSMiao Yan int ret;
426de752c5eSMiao Yan int cpu_num;
427de752c5eSMiao Yan int cpu_online;
428de752c5eSMiao Yan struct udevice *dev, *pdev;
429de752c5eSMiao Yan struct cpu_platdata *plat;
430de752c5eSMiao Yan char *cpu;
431de752c5eSMiao Yan
432de752c5eSMiao Yan /* first we need to find '/cpus' */
433de752c5eSMiao Yan for (device_find_first_child(dm_root(), &pdev);
434de752c5eSMiao Yan pdev;
435de752c5eSMiao Yan device_find_next_child(&pdev)) {
436de752c5eSMiao Yan if (!strcmp(pdev->name, "cpus"))
437de752c5eSMiao Yan break;
438de752c5eSMiao Yan }
439de752c5eSMiao Yan if (!pdev) {
440de752c5eSMiao Yan printf("unable to find cpus device\n");
441de752c5eSMiao Yan return -ENODEV;
442de752c5eSMiao Yan }
443de752c5eSMiao Yan
444de752c5eSMiao Yan /* calculate cpus that are already bound */
445de752c5eSMiao Yan cpu_num = 0;
446de752c5eSMiao Yan for (uclass_find_first_device(UCLASS_CPU, &dev);
447de752c5eSMiao Yan dev;
448de752c5eSMiao Yan uclass_find_next_device(&dev)) {
449de752c5eSMiao Yan cpu_num++;
450de752c5eSMiao Yan }
451de752c5eSMiao Yan
452de752c5eSMiao Yan /* get actual cpu number */
453de752c5eSMiao Yan cpu_online = qemu_fwcfg_online_cpus();
454de752c5eSMiao Yan if (cpu_online < 0) {
455de752c5eSMiao Yan printf("unable to get online cpu number: %d\n", cpu_online);
456de752c5eSMiao Yan return cpu_online;
457de752c5eSMiao Yan }
458de752c5eSMiao Yan
459de752c5eSMiao Yan /* bind addtional cpus */
460de752c5eSMiao Yan dev = NULL;
461de752c5eSMiao Yan for (; cpu_num < cpu_online; cpu_num++) {
462de752c5eSMiao Yan /*
463de752c5eSMiao Yan * allocate device name here as device_bind_driver() does
464de752c5eSMiao Yan * not copy device name, 8 bytes are enough for
465de752c5eSMiao Yan * sizeof("cpu@") + 3 digits cpu number + '\0'
466de752c5eSMiao Yan */
467de752c5eSMiao Yan cpu = malloc(8);
468de752c5eSMiao Yan if (!cpu) {
469de752c5eSMiao Yan printf("unable to allocate device name\n");
470de752c5eSMiao Yan return -ENOMEM;
471de752c5eSMiao Yan }
472de752c5eSMiao Yan sprintf(cpu, "cpu@%d", cpu_num);
473de752c5eSMiao Yan ret = device_bind_driver(pdev, "cpu_qemu", cpu, &dev);
474de752c5eSMiao Yan if (ret) {
475de752c5eSMiao Yan printf("binding cpu@%d failed: %d\n", cpu_num, ret);
476de752c5eSMiao Yan return ret;
477de752c5eSMiao Yan }
478de752c5eSMiao Yan plat = dev_get_parent_platdata(dev);
479de752c5eSMiao Yan plat->cpu_id = cpu_num;
480de752c5eSMiao Yan }
481de752c5eSMiao Yan return 0;
482de752c5eSMiao Yan }
483de752c5eSMiao Yan #endif
484de752c5eSMiao Yan
mp_init(struct mp_params * p)48545b5a378SSimon Glass int mp_init(struct mp_params *p)
48645b5a378SSimon Glass {
48745b5a378SSimon Glass int num_aps;
48845b5a378SSimon Glass atomic_t *ap_count;
48945b5a378SSimon Glass struct udevice *cpu;
49045b5a378SSimon Glass int ret;
49145b5a378SSimon Glass
49245b5a378SSimon Glass /* This will cause the CPUs devices to be bound */
49345b5a378SSimon Glass struct uclass *uc;
49445b5a378SSimon Glass ret = uclass_get(UCLASS_CPU, &uc);
49545b5a378SSimon Glass if (ret)
49645b5a378SSimon Glass return ret;
49745b5a378SSimon Glass
498fcf5c041SMiao Yan #ifdef CONFIG_QFW
499de752c5eSMiao Yan ret = qemu_cpu_fixup();
500de752c5eSMiao Yan if (ret)
501de752c5eSMiao Yan return ret;
502de752c5eSMiao Yan #endif
503de752c5eSMiao Yan
50445b5a378SSimon Glass ret = init_bsp(&cpu);
50545b5a378SSimon Glass if (ret) {
50645b5a378SSimon Glass debug("Cannot init boot CPU: err=%d\n", ret);
50745b5a378SSimon Glass return ret;
50845b5a378SSimon Glass }
50945b5a378SSimon Glass
51045b5a378SSimon Glass if (p == NULL || p->flight_plan == NULL || p->num_records < 1) {
51145b5a378SSimon Glass printf("Invalid MP parameters\n");
51245b5a378SSimon Glass return -1;
51345b5a378SSimon Glass }
51445b5a378SSimon Glass
5156e6f4ce4SBin Meng num_cpus = cpu_get_count(cpu);
5166e6f4ce4SBin Meng if (num_cpus < 0) {
5176e6f4ce4SBin Meng debug("Cannot get number of CPUs: err=%d\n", num_cpus);
5186e6f4ce4SBin Meng return num_cpus;
5196e6f4ce4SBin Meng }
5206e6f4ce4SBin Meng
5216e6f4ce4SBin Meng if (num_cpus < 2)
5226e6f4ce4SBin Meng debug("Warning: Only 1 CPU is detected\n");
5236e6f4ce4SBin Meng
5246e6f4ce4SBin Meng ret = check_cpu_devices(num_cpus);
52545b5a378SSimon Glass if (ret)
52645b5a378SSimon Glass debug("Warning: Device tree does not describe all CPUs. Extra ones will not be started correctly\n");
52745b5a378SSimon Glass
52845b5a378SSimon Glass /* Copy needed parameters so that APs have a reference to the plan */
52945b5a378SSimon Glass mp_info.num_records = p->num_records;
53045b5a378SSimon Glass mp_info.records = p->flight_plan;
53145b5a378SSimon Glass
53245b5a378SSimon Glass /* Load the SIPI vector */
533b28cecdfSMiao Yan ret = load_sipi_vector(&ap_count, num_cpus);
53445b5a378SSimon Glass if (ap_count == NULL)
53545b5a378SSimon Glass return -1;
53645b5a378SSimon Glass
53745b5a378SSimon Glass /*
53845b5a378SSimon Glass * Make sure SIPI data hits RAM so the APs that come up will see
53945b5a378SSimon Glass * the startup code even if the caches are disabled
54045b5a378SSimon Glass */
54145b5a378SSimon Glass wbinvd();
54245b5a378SSimon Glass
54345b5a378SSimon Glass /* Start the APs providing number of APs and the cpus_entered field */
5446e6f4ce4SBin Meng num_aps = num_cpus - 1;
54545b5a378SSimon Glass ret = start_aps(num_aps, ap_count);
54645b5a378SSimon Glass if (ret) {
54745b5a378SSimon Glass mdelay(1000);
54845b5a378SSimon Glass debug("%d/%d eventually checked in?\n", atomic_read(ap_count),
54945b5a378SSimon Glass num_aps);
55045b5a378SSimon Glass return ret;
55145b5a378SSimon Glass }
55245b5a378SSimon Glass
55345b5a378SSimon Glass /* Walk the flight plan for the BSP */
55445b5a378SSimon Glass ret = bsp_do_flight_plan(cpu, p);
55545b5a378SSimon Glass if (ret) {
55645b5a378SSimon Glass debug("CPU init failed: err=%d\n", ret);
55745b5a378SSimon Glass return ret;
55845b5a378SSimon Glass }
55945b5a378SSimon Glass
56045b5a378SSimon Glass return 0;
56145b5a378SSimon Glass }
56245b5a378SSimon Glass
mp_init_cpu(struct udevice * cpu,void * unused)56345b5a378SSimon Glass int mp_init_cpu(struct udevice *cpu, void *unused)
56445b5a378SSimon Glass {
5656bcb675bSSimon Glass struct cpu_platdata *plat = dev_get_parent_platdata(cpu);
5666bcb675bSSimon Glass
567ecfeadabSBin Meng /*
568ecfeadabSBin Meng * Multiple APs are brought up simultaneously and they may get the same
569ecfeadabSBin Meng * seq num in the uclass_resolve_seq() during device_probe(). To avoid
570ecfeadabSBin Meng * this, set req_seq to the reg number in the device tree in advance.
571ecfeadabSBin Meng */
572e160f7d4SSimon Glass cpu->req_seq = fdtdec_get_int(gd->fdt_blob, dev_of_offset(cpu), "reg",
573e160f7d4SSimon Glass -1);
5746bcb675bSSimon Glass plat->ucode_version = microcode_read_rev();
5756bcb675bSSimon Glass plat->device_id = gd->arch.x86_device;
576ecfeadabSBin Meng
57745b5a378SSimon Glass return device_probe(cpu);
57845b5a378SSimon Glass }
579