xref: /rk3399_rockchip-uboot/arch/x86/cpu/ivybridge/sata.c (revision 5c6631beb27491f3f78b6a0ad888d38810e3d96b)
13ac83935SSimon Glass /*
23ac83935SSimon Glass  * From Coreboot
33ac83935SSimon Glass  * Copyright (C) 2008-2009 coresystems GmbH
43ac83935SSimon Glass  *
53ac83935SSimon Glass  * SPDX-License-Identifier:	GPL-2.0
63ac83935SSimon Glass  */
73ac83935SSimon Glass 
83ac83935SSimon Glass #include <common.h>
932e9ec1fSSimon Glass #include <ahci.h>
10d46f2a68SSimon Glass #include <dm.h>
113ac83935SSimon Glass #include <fdtdec.h>
123ac83935SSimon Glass #include <asm/io.h>
137e4a6ae6SSimon Glass #include <asm/pch_common.h>
143ac83935SSimon Glass #include <asm/pci.h>
153ac83935SSimon Glass #include <asm/arch/pch.h>
163ac83935SSimon Glass 
17d46f2a68SSimon Glass DECLARE_GLOBAL_DATA_PTR;
18d46f2a68SSimon Glass 
common_sata_init(struct udevice * dev,unsigned int port_map)19ddf10c20SSimon Glass static void common_sata_init(struct udevice *dev, unsigned int port_map)
203ac83935SSimon Glass {
213ac83935SSimon Glass 	u32 reg32;
223ac83935SSimon Glass 	u16 reg16;
233ac83935SSimon Glass 
243ac83935SSimon Glass 	/* Set IDE I/O Configuration */
253ac83935SSimon Glass 	reg32 = SIG_MODE_PRI_NORMAL | FAST_PCB1 | FAST_PCB0 | PCB1 | PCB0;
26ddf10c20SSimon Glass 	dm_pci_write_config32(dev, IDE_CONFIG, reg32);
273ac83935SSimon Glass 
283ac83935SSimon Glass 	/* Port enable */
29ddf10c20SSimon Glass 	dm_pci_read_config16(dev, 0x92, &reg16);
303ac83935SSimon Glass 	reg16 &= ~0x3f;
313ac83935SSimon Glass 	reg16 |= port_map;
32ddf10c20SSimon Glass 	dm_pci_write_config16(dev, 0x92, reg16);
333ac83935SSimon Glass 
343ac83935SSimon Glass 	/* SATA Initialization register */
353ac83935SSimon Glass 	port_map &= 0xff;
36ddf10c20SSimon Glass 	dm_pci_write_config32(dev, 0x94, ((port_map ^ 0x3f) << 24) | 0x183);
373ac83935SSimon Glass }
383ac83935SSimon Glass 
bd82x6x_sata_init(struct udevice * dev,struct udevice * pch)399434c7a3SSimon Glass static void bd82x6x_sata_init(struct udevice *dev, struct udevice *pch)
403ac83935SSimon Glass {
413ac83935SSimon Glass 	unsigned int port_map, speed_support, port_tx;
42ddf10c20SSimon Glass 	const void *blob = gd->fdt_blob;
43e160f7d4SSimon Glass 	int node = dev_of_offset(dev);
443ac83935SSimon Glass 	const char *mode;
453ac83935SSimon Glass 	u32 reg32;
463ac83935SSimon Glass 	u16 reg16;
473ac83935SSimon Glass 
483ac83935SSimon Glass 	debug("SATA: Initializing...\n");
493ac83935SSimon Glass 
503ac83935SSimon Glass 	/* SATA configuration */
513ac83935SSimon Glass 	port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
523ac83935SSimon Glass 	speed_support = fdtdec_get_int(blob, node,
533ac83935SSimon Glass 				       "sata_interface_speed_support", 0);
543ac83935SSimon Glass 
553ac83935SSimon Glass 	mode = fdt_getprop(blob, node, "intel,sata-mode", NULL);
563ac83935SSimon Glass 	if (!mode || !strcmp(mode, "ahci")) {
57c7ccb2c0SSimon Glass 		ulong abar;
583ac83935SSimon Glass 
593ac83935SSimon Glass 		debug("SATA: Controller in AHCI mode\n");
603ac83935SSimon Glass 
613ac83935SSimon Glass 		/* Set timings */
62ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
633ac83935SSimon Glass 				IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
643ac83935SSimon Glass 				IDE_PPE0 | IDE_IE0 | IDE_TIME0);
65ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
663ac83935SSimon Glass 				IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
673ac83935SSimon Glass 
683ac83935SSimon Glass 		/* Sync DMA */
69ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_PSDE0);
70ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0001);
713ac83935SSimon Glass 
723ac83935SSimon Glass 		common_sata_init(dev, 0x8000 | port_map);
733ac83935SSimon Glass 
743ac83935SSimon Glass 		/* Initialize AHCI memory-mapped space */
75ddf10c20SSimon Glass 		abar = dm_pci_read_bar32(dev, 5);
76c7ccb2c0SSimon Glass 		debug("ABAR: %08lx\n", abar);
773ac83935SSimon Glass 		/* CAP (HBA Capabilities) : enable power management */
783ac83935SSimon Glass 		reg32 = readl(abar + 0x00);
793ac83935SSimon Glass 		reg32 |= 0x0c006000;  /* set PSC+SSC+SALP+SSS */
803ac83935SSimon Glass 		reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
813ac83935SSimon Glass 		/* Set ISS, if available */
823ac83935SSimon Glass 		if (speed_support) {
833ac83935SSimon Glass 			reg32 &= ~0x00f00000;
843ac83935SSimon Glass 			reg32 |= (speed_support & 0x03) << 20;
853ac83935SSimon Glass 		}
863ac83935SSimon Glass 		writel(reg32, abar + 0x00);
873ac83935SSimon Glass 		/* PI (Ports implemented) */
883ac83935SSimon Glass 		writel(port_map, abar + 0x0c);
893ac83935SSimon Glass 		(void) readl(abar + 0x0c); /* Read back 1 */
903ac83935SSimon Glass 		(void) readl(abar + 0x0c); /* Read back 2 */
913ac83935SSimon Glass 		/* CAP2 (HBA Capabilities Extended)*/
923ac83935SSimon Glass 		reg32 = readl(abar + 0x24);
933ac83935SSimon Glass 		reg32 &= ~0x00000002;
943ac83935SSimon Glass 		writel(reg32, abar + 0x24);
953ac83935SSimon Glass 		/* VSP (Vendor Specific Register */
963ac83935SSimon Glass 		reg32 = readl(abar + 0xa0);
973ac83935SSimon Glass 		reg32 &= ~0x00000005;
983ac83935SSimon Glass 		writel(reg32, abar + 0xa0);
993ac83935SSimon Glass 	} else if (!strcmp(mode, "combined")) {
1003ac83935SSimon Glass 		debug("SATA: Controller in combined mode\n");
1013ac83935SSimon Glass 
1023ac83935SSimon Glass 		/* No AHCI: clear AHCI base */
103ddf10c20SSimon Glass 		dm_pci_write_bar32(dev, 5, 0x00000000);
1043ac83935SSimon Glass 		/* And without AHCI BAR no memory decoding */
105ddf10c20SSimon Glass 		dm_pci_read_config16(dev, PCI_COMMAND, &reg16);
1063ac83935SSimon Glass 		reg16 &= ~PCI_COMMAND_MEMORY;
107ddf10c20SSimon Glass 		dm_pci_write_config16(dev, PCI_COMMAND, reg16);
1083ac83935SSimon Glass 
109ddf10c20SSimon Glass 		dm_pci_write_config8(dev, 0x09, 0x80);
1103ac83935SSimon Glass 
1113ac83935SSimon Glass 		/* Set timings */
112ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
1133ac83935SSimon Glass 				IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
114ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
1153ac83935SSimon Glass 				IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
1163ac83935SSimon Glass 				IDE_PPE0 | IDE_IE0 | IDE_TIME0);
1173ac83935SSimon Glass 
1183ac83935SSimon Glass 		/* Sync DMA */
119ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_SSDE0);
120ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0200);
1213ac83935SSimon Glass 
1223ac83935SSimon Glass 		common_sata_init(dev, port_map);
1233ac83935SSimon Glass 	} else {
1243ac83935SSimon Glass 		debug("SATA: Controller in plain-ide mode\n");
1253ac83935SSimon Glass 
1263ac83935SSimon Glass 		/* No AHCI: clear AHCI base */
127ddf10c20SSimon Glass 		dm_pci_write_bar32(dev, 5, 0x00000000);
1283ac83935SSimon Glass 
1293ac83935SSimon Glass 		/* And without AHCI BAR no memory decoding */
130ddf10c20SSimon Glass 		dm_pci_read_config16(dev, PCI_COMMAND, &reg16);
1313ac83935SSimon Glass 		reg16 &= ~PCI_COMMAND_MEMORY;
132ddf10c20SSimon Glass 		dm_pci_write_config16(dev, PCI_COMMAND, reg16);
1333ac83935SSimon Glass 
1343ac83935SSimon Glass 		/*
1353ac83935SSimon Glass 		 * Native mode capable on both primary and secondary (0xa)
1363ac83935SSimon Glass 		 * OR'ed with enabled (0x50) = 0xf
1373ac83935SSimon Glass 		 */
138ddf10c20SSimon Glass 		dm_pci_write_config8(dev, 0x09, 0x8f);
1393ac83935SSimon Glass 
1403ac83935SSimon Glass 		/* Set timings */
141ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
1423ac83935SSimon Glass 				IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
1433ac83935SSimon Glass 				IDE_PPE0 | IDE_IE0 | IDE_TIME0);
144ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
1453ac83935SSimon Glass 				IDE_SITRE | IDE_ISP_3_CLOCKS |
1463ac83935SSimon Glass 				IDE_RCT_1_CLOCKS | IDE_IE0 | IDE_TIME0);
1473ac83935SSimon Glass 
1483ac83935SSimon Glass 		/* Sync DMA */
149ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_CNT, IDE_SSDE0 | IDE_PSDE0);
150ddf10c20SSimon Glass 		dm_pci_write_config16(dev, IDE_SDMA_TIM, 0x0201);
1513ac83935SSimon Glass 
1523ac83935SSimon Glass 		common_sata_init(dev, port_map);
1533ac83935SSimon Glass 	}
1543ac83935SSimon Glass 
1553ac83935SSimon Glass 	/* Set Gen3 Transmitter settings if needed */
1563ac83935SSimon Glass 	port_tx = fdtdec_get_int(blob, node, "intel,sata-port0-gen3-tx", 0);
1573ac83935SSimon Glass 	if (port_tx)
1589434c7a3SSimon Glass 		pch_iobp_update(pch, SATA_IOBP_SP0G3IR, 0, port_tx);
1593ac83935SSimon Glass 
1603ac83935SSimon Glass 	port_tx = fdtdec_get_int(blob, node, "intel,sata-port1-gen3-tx", 0);
1613ac83935SSimon Glass 	if (port_tx)
1629434c7a3SSimon Glass 		pch_iobp_update(pch, SATA_IOBP_SP1G3IR, 0, port_tx);
1633ac83935SSimon Glass 
1643ac83935SSimon Glass 	/* Additional Programming Requirements */
1657e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x04, 0x00001600);
1667e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x28, 0xa0000033);
1677e4a6ae6SSimon Glass 	reg32 = pch_common_sir_read(dev, 0x54);
1683ac83935SSimon Glass 	reg32 &= 0xff000000;
1693ac83935SSimon Glass 	reg32 |= 0x5555aa;
1707e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x54, reg32);
1717e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x64, 0xcccc8484);
1727e4a6ae6SSimon Glass 	reg32 = pch_common_sir_read(dev, 0x68);
1733ac83935SSimon Glass 	reg32 &= 0xffff0000;
1743ac83935SSimon Glass 	reg32 |= 0xcccc;
1757e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x68, reg32);
1767e4a6ae6SSimon Glass 	reg32 = pch_common_sir_read(dev, 0x78);
1773ac83935SSimon Glass 	reg32 &= 0x0000ffff;
1783ac83935SSimon Glass 	reg32 |= 0x88880000;
1797e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x78, reg32);
1807e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x84, 0x001c7000);
1817e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0x88, 0x88338822);
1827e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0xa0, 0x001c7000);
1837e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0xc4, 0x0c0c0c0c);
1847e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0xc8, 0x0c0c0c0c);
1857e4a6ae6SSimon Glass 	pch_common_sir_write(dev, 0xd4, 0x10000000);
1863ac83935SSimon Glass 
1879434c7a3SSimon Glass 	pch_iobp_update(pch, 0xea004001, 0x3fffffff, 0xc0000000);
1889434c7a3SSimon Glass 	pch_iobp_update(pch, 0xea00408a, 0xfffffcff, 0x00000100);
1893ac83935SSimon Glass }
1903ac83935SSimon Glass 
bd82x6x_sata_enable(struct udevice * dev)191ddf10c20SSimon Glass static void bd82x6x_sata_enable(struct udevice *dev)
1923ac83935SSimon Glass {
193ddf10c20SSimon Glass 	const void *blob = gd->fdt_blob;
194e160f7d4SSimon Glass 	int node = dev_of_offset(dev);
1953ac83935SSimon Glass 	unsigned port_map;
1963ac83935SSimon Glass 	const char *mode;
1973ac83935SSimon Glass 	u16 map = 0;
1983ac83935SSimon Glass 
1993ac83935SSimon Glass 	/*
2003ac83935SSimon Glass 	 * Set SATA controller mode early so the resource allocator can
2013ac83935SSimon Glass 	 * properly assign IO/Memory resources for the controller.
2023ac83935SSimon Glass 	 */
2033ac83935SSimon Glass 	mode = fdt_getprop(blob, node, "intel,sata-mode", NULL);
2043ac83935SSimon Glass 	if (mode && !strcmp(mode, "ahci"))
2053ac83935SSimon Glass 		map = 0x0060;
2063ac83935SSimon Glass 	port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
2073ac83935SSimon Glass 
2083ac83935SSimon Glass 	map |= (port_map ^ 0x3f) << 8;
209ddf10c20SSimon Glass 	dm_pci_write_config16(dev, 0x90, map);
2103ac83935SSimon Glass }
211d46f2a68SSimon Glass 
bd82x6x_sata_bind(struct udevice * dev)21232e9ec1fSSimon Glass static int bd82x6x_sata_bind(struct udevice *dev)
21332e9ec1fSSimon Glass {
21432e9ec1fSSimon Glass 	struct udevice *scsi_dev;
21532e9ec1fSSimon Glass 	int ret;
21632e9ec1fSSimon Glass 
21732e9ec1fSSimon Glass 	if (gd->flags & GD_FLG_RELOC) {
21832e9ec1fSSimon Glass 		ret = ahci_bind_scsi(dev, &scsi_dev);
21932e9ec1fSSimon Glass 		if (ret)
22032e9ec1fSSimon Glass 			return ret;
22132e9ec1fSSimon Glass 	}
22232e9ec1fSSimon Glass 
22332e9ec1fSSimon Glass 	return 0;
22432e9ec1fSSimon Glass }
22532e9ec1fSSimon Glass 
bd82x6x_sata_probe(struct udevice * dev)226d46f2a68SSimon Glass static int bd82x6x_sata_probe(struct udevice *dev)
227d46f2a68SSimon Glass {
2289434c7a3SSimon Glass 	struct udevice *pch;
2299434c7a3SSimon Glass 	int ret;
2309434c7a3SSimon Glass 
2313f603cbbSSimon Glass 	ret = uclass_first_device_err(UCLASS_PCH, &pch);
2329434c7a3SSimon Glass 	if (ret)
2339434c7a3SSimon Glass 		return ret;
2349434c7a3SSimon Glass 
235d46f2a68SSimon Glass 	if (!(gd->flags & GD_FLG_RELOC))
236ddf10c20SSimon Glass 		bd82x6x_sata_enable(dev);
23732e9ec1fSSimon Glass 	else {
2389434c7a3SSimon Glass 		bd82x6x_sata_init(dev, pch);
239*745a94f3SSimon Glass 		ret = ahci_probe_scsi_pci(dev);
24032e9ec1fSSimon Glass 		if (ret)
24132e9ec1fSSimon Glass 			return ret;
24232e9ec1fSSimon Glass 	}
243d46f2a68SSimon Glass 
244d46f2a68SSimon Glass 	return 0;
245d46f2a68SSimon Glass }
246d46f2a68SSimon Glass 
247d46f2a68SSimon Glass static const struct udevice_id bd82x6x_ahci_ids[] = {
248d46f2a68SSimon Glass 	{ .compatible = "intel,pantherpoint-ahci" },
249d46f2a68SSimon Glass 	{ }
250d46f2a68SSimon Glass };
251d46f2a68SSimon Glass 
252d46f2a68SSimon Glass U_BOOT_DRIVER(ahci_ivybridge_drv) = {
253d46f2a68SSimon Glass 	.name		= "ahci_ivybridge",
254a219639dSSimon Glass 	.id		= UCLASS_AHCI,
255d46f2a68SSimon Glass 	.of_match	= bd82x6x_ahci_ids,
25632e9ec1fSSimon Glass 	.bind		= bd82x6x_sata_bind,
257d46f2a68SSimon Glass 	.probe		= bd82x6x_sata_probe,
258d46f2a68SSimon Glass };
259