124774278SSimon Glass /*
224774278SSimon Glass * From Coreboot northbridge/intel/sandybridge/northbridge.c
324774278SSimon Glass *
424774278SSimon Glass * Copyright (C) 2007-2009 coresystems GmbH
524774278SSimon Glass * Copyright (C) 2011 The Chromium Authors
624774278SSimon Glass *
724774278SSimon Glass * SPDX-License-Identifier: GPL-2.0
824774278SSimon Glass */
924774278SSimon Glass
1024774278SSimon Glass #include <common.h>
11279006dbSSimon Glass #include <dm.h>
1224774278SSimon Glass #include <asm/msr.h>
1324774278SSimon Glass #include <asm/cpu.h>
1406d336ccSSimon Glass #include <asm/intel_regs.h>
1524774278SSimon Glass #include <asm/io.h>
1624774278SSimon Glass #include <asm/pci.h>
1724774278SSimon Glass #include <asm/processor.h>
1824774278SSimon Glass #include <asm/arch/pch.h>
1924774278SSimon Glass #include <asm/arch/model_206ax.h>
2024774278SSimon Glass #include <asm/arch/sandybridge.h>
2124774278SSimon Glass
22*05af050eSSimon Glass DECLARE_GLOBAL_DATA_PTR;
23*05af050eSSimon Glass
bridge_silicon_revision(struct udevice * dev)241605b100SSimon Glass int bridge_silicon_revision(struct udevice *dev)
2524774278SSimon Glass {
2624774278SSimon Glass struct cpuid_result result;
271605b100SSimon Glass u16 bridge_id;
281605b100SSimon Glass u8 stepping;
2924774278SSimon Glass
3024774278SSimon Glass result = cpuid(1);
3124774278SSimon Glass stepping = result.eax & 0xf;
321605b100SSimon Glass dm_pci_read_config16(dev, PCI_DEVICE_ID, &bridge_id);
331605b100SSimon Glass bridge_id &= 0xf0;
341605b100SSimon Glass return bridge_id | stepping;
3524774278SSimon Glass }
3624774278SSimon Glass
3724774278SSimon Glass /*
3824774278SSimon Glass * Reserve everything between A segment and 1MB:
3924774278SSimon Glass *
4024774278SSimon Glass * 0xa0000 - 0xbffff: legacy VGA
4124774278SSimon Glass * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
4224774278SSimon Glass * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
4324774278SSimon Glass */
4424774278SSimon Glass static const int legacy_hole_base_k = 0xa0000 / 1024;
4524774278SSimon Glass static const int legacy_hole_size_k = 384;
4624774278SSimon Glass
get_pcie_bar(struct udevice * dev,u32 * base,u32 * len)471a9dd221SSimon Glass static int get_pcie_bar(struct udevice *dev, u32 *base, u32 *len)
4824774278SSimon Glass {
4924774278SSimon Glass u32 pciexbar_reg;
5024774278SSimon Glass
5124774278SSimon Glass *base = 0;
5224774278SSimon Glass *len = 0;
5324774278SSimon Glass
541a9dd221SSimon Glass dm_pci_read_config32(dev, PCIEXBAR, &pciexbar_reg);
5524774278SSimon Glass
5624774278SSimon Glass if (!(pciexbar_reg & (1 << 0)))
5724774278SSimon Glass return 0;
5824774278SSimon Glass
5924774278SSimon Glass switch ((pciexbar_reg >> 1) & 3) {
6024774278SSimon Glass case 0: /* 256MB */
6124774278SSimon Glass *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
6224774278SSimon Glass (1 << 28));
6324774278SSimon Glass *len = 256 * 1024 * 1024;
6424774278SSimon Glass return 1;
6524774278SSimon Glass case 1: /* 128M */
6624774278SSimon Glass *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
6724774278SSimon Glass (1 << 28) | (1 << 27));
6824774278SSimon Glass *len = 128 * 1024 * 1024;
6924774278SSimon Glass return 1;
7024774278SSimon Glass case 2: /* 64M */
7124774278SSimon Glass *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
7224774278SSimon Glass (1 << 28) | (1 << 27) | (1 << 26));
7324774278SSimon Glass *len = 64 * 1024 * 1024;
7424774278SSimon Glass return 1;
7524774278SSimon Glass }
7624774278SSimon Glass
7724774278SSimon Glass return 0;
7824774278SSimon Glass }
7924774278SSimon Glass
add_fixed_resources(struct udevice * dev,int index)801a9dd221SSimon Glass static void add_fixed_resources(struct udevice *dev, int index)
8124774278SSimon Glass {
8224774278SSimon Glass u32 pcie_config_base, pcie_config_size;
8324774278SSimon Glass
841a9dd221SSimon Glass if (get_pcie_bar(dev, &pcie_config_base, &pcie_config_size)) {
8524774278SSimon Glass debug("Adding PCIe config bar base=0x%08x size=0x%x\n",
8624774278SSimon Glass pcie_config_base, pcie_config_size);
8724774278SSimon Glass }
8824774278SSimon Glass }
8924774278SSimon Glass
northbridge_dmi_init(struct udevice * dev,int rev)901605b100SSimon Glass static void northbridge_dmi_init(struct udevice *dev, int rev)
9124774278SSimon Glass {
9224774278SSimon Glass /* Clear error status bits */
9324774278SSimon Glass writel(0xffffffff, DMIBAR_REG(0x1c4));
9424774278SSimon Glass writel(0xffffffff, DMIBAR_REG(0x1d0));
9524774278SSimon Glass
9624774278SSimon Glass /* Steps prior to DMI ASPM */
971605b100SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
9824774278SSimon Glass clrsetbits_le32(DMIBAR_REG(0x250), (1 << 22) | (1 << 20),
9924774278SSimon Glass 1 << 21);
10024774278SSimon Glass }
10124774278SSimon Glass
10224774278SSimon Glass setbits_le32(DMIBAR_REG(0x238), 1 << 29);
10324774278SSimon Glass
1041605b100SSimon Glass if (rev >= SNB_STEP_D0) {
10524774278SSimon Glass setbits_le32(DMIBAR_REG(0x1f8), 1 << 16);
1061605b100SSimon Glass } else if (rev >= SNB_STEP_D1) {
10724774278SSimon Glass clrsetbits_le32(DMIBAR_REG(0x1f8), 1 << 26, 1 << 16);
10824774278SSimon Glass setbits_le32(DMIBAR_REG(0x1fc), (1 << 12) | (1 << 23));
10924774278SSimon Glass }
11024774278SSimon Glass
11124774278SSimon Glass /* Enable ASPM on SNB link, should happen before PCH link */
1121605b100SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_SNB)
11324774278SSimon Glass setbits_le32(DMIBAR_REG(0xd04), 1 << 4);
11424774278SSimon Glass
11524774278SSimon Glass setbits_le32(DMIBAR_REG(0x88), (1 << 1) | (1 << 0));
11624774278SSimon Glass }
11724774278SSimon Glass
northbridge_init(struct udevice * dev,int rev)1181605b100SSimon Glass static void northbridge_init(struct udevice *dev, int rev)
11924774278SSimon Glass {
12024774278SSimon Glass u32 bridge_type;
12124774278SSimon Glass
12224774278SSimon Glass add_fixed_resources(dev, 6);
1231605b100SSimon Glass northbridge_dmi_init(dev, rev);
12424774278SSimon Glass
12524774278SSimon Glass bridge_type = readl(MCHBAR_REG(0x5f10));
12624774278SSimon Glass bridge_type &= ~0xff;
12724774278SSimon Glass
1281605b100SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
12924774278SSimon Glass /* Enable Power Aware Interrupt Routing - fixed priority */
13024774278SSimon Glass clrsetbits_8(MCHBAR_REG(0x5418), 0xf, 0x4);
13124774278SSimon Glass
13224774278SSimon Glass /* 30h for IvyBridge */
13324774278SSimon Glass bridge_type |= 0x30;
13424774278SSimon Glass } else {
13524774278SSimon Glass /* 20h for Sandybridge */
13624774278SSimon Glass bridge_type |= 0x20;
13724774278SSimon Glass }
13824774278SSimon Glass writel(bridge_type, MCHBAR_REG(0x5f10));
13924774278SSimon Glass
14024774278SSimon Glass /*
14124774278SSimon Glass * Set bit 0 of BIOS_RESET_CPL to indicate to the CPU
14224774278SSimon Glass * that BIOS has initialized memory and power management
14324774278SSimon Glass */
14424774278SSimon Glass setbits_8(MCHBAR_REG(BIOS_RESET_CPL), 1);
14524774278SSimon Glass debug("Set BIOS_RESET_CPL\n");
14624774278SSimon Glass
14724774278SSimon Glass /* Configure turbo power limits 1ms after reset complete bit */
14824774278SSimon Glass mdelay(1);
14924774278SSimon Glass set_power_limits(28);
15024774278SSimon Glass
15124774278SSimon Glass /*
15224774278SSimon Glass * CPUs with configurable TDP also need power limits set
15324774278SSimon Glass * in MCHBAR. Use same values from MSR_PKG_POWER_LIMIT.
15424774278SSimon Glass */
15524774278SSimon Glass if (cpu_config_tdp_levels()) {
15624774278SSimon Glass msr_t msr = msr_read(MSR_PKG_POWER_LIMIT);
15724774278SSimon Glass
15824774278SSimon Glass writel(msr.lo, MCHBAR_REG(0x59A0));
15924774278SSimon Glass writel(msr.hi, MCHBAR_REG(0x59A4));
16024774278SSimon Glass }
16124774278SSimon Glass
16224774278SSimon Glass /* Set here before graphics PM init */
16324774278SSimon Glass writel(0x00100001, MCHBAR_REG(0x5500));
16424774278SSimon Glass }
16524774278SSimon Glass
sandybridge_setup_northbridge_bars(struct udevice * dev)166279006dbSSimon Glass static void sandybridge_setup_northbridge_bars(struct udevice *dev)
167279006dbSSimon Glass {
168279006dbSSimon Glass /* Set up all hardcoded northbridge BARs */
169279006dbSSimon Glass debug("Setting up static registers\n");
170279006dbSSimon Glass dm_pci_write_config32(dev, EPBAR, DEFAULT_EPBAR | 1);
171279006dbSSimon Glass dm_pci_write_config32(dev, EPBAR + 4, (0LL + DEFAULT_EPBAR) >> 32);
17206d336ccSSimon Glass dm_pci_write_config32(dev, MCHBAR, MCH_BASE_ADDRESS | 1);
17306d336ccSSimon Glass dm_pci_write_config32(dev, MCHBAR + 4, (0LL + MCH_BASE_ADDRESS) >> 32);
174279006dbSSimon Glass /* 64MB - busses 0-63 */
175279006dbSSimon Glass dm_pci_write_config32(dev, PCIEXBAR, DEFAULT_PCIEXBAR | 5);
176279006dbSSimon Glass dm_pci_write_config32(dev, PCIEXBAR + 4,
177279006dbSSimon Glass (0LL + DEFAULT_PCIEXBAR) >> 32);
178279006dbSSimon Glass dm_pci_write_config32(dev, DMIBAR, DEFAULT_DMIBAR | 1);
179279006dbSSimon Glass dm_pci_write_config32(dev, DMIBAR + 4, (0LL + DEFAULT_DMIBAR) >> 32);
180279006dbSSimon Glass
181279006dbSSimon Glass /* Set C0000-FFFFF to access RAM on both reads and writes */
182279006dbSSimon Glass dm_pci_write_config8(dev, PAM0, 0x30);
183279006dbSSimon Glass dm_pci_write_config8(dev, PAM1, 0x33);
184279006dbSSimon Glass dm_pci_write_config8(dev, PAM2, 0x33);
185279006dbSSimon Glass dm_pci_write_config8(dev, PAM3, 0x33);
186279006dbSSimon Glass dm_pci_write_config8(dev, PAM4, 0x33);
187279006dbSSimon Glass dm_pci_write_config8(dev, PAM5, 0x33);
188279006dbSSimon Glass dm_pci_write_config8(dev, PAM6, 0x33);
189279006dbSSimon Glass }
190279006dbSSimon Glass
bd82x6x_northbridge_early_init(struct udevice * dev)1919ed781a6SSimon Glass static int bd82x6x_northbridge_early_init(struct udevice *dev)
192279006dbSSimon Glass {
193279006dbSSimon Glass const int chipset_type = SANDYBRIDGE_MOBILE;
194279006dbSSimon Glass u32 capid0_a;
195279006dbSSimon Glass u8 reg8;
196279006dbSSimon Glass
197279006dbSSimon Glass /* Device ID Override Enable should be done very early */
198279006dbSSimon Glass dm_pci_read_config32(dev, 0xe4, &capid0_a);
199279006dbSSimon Glass if (capid0_a & (1 << 10)) {
200279006dbSSimon Glass dm_pci_read_config8(dev, 0xf3, ®8);
201279006dbSSimon Glass reg8 &= ~7; /* Clear 2:0 */
202279006dbSSimon Glass
203279006dbSSimon Glass if (chipset_type == SANDYBRIDGE_MOBILE)
204279006dbSSimon Glass reg8 |= 1; /* Set bit 0 */
205279006dbSSimon Glass
206279006dbSSimon Glass dm_pci_write_config8(dev, 0xf3, reg8);
207279006dbSSimon Glass }
208279006dbSSimon Glass
209279006dbSSimon Glass sandybridge_setup_northbridge_bars(dev);
210279006dbSSimon Glass
211279006dbSSimon Glass /* Device Enable */
212279006dbSSimon Glass dm_pci_write_config32(dev, DEVEN, DEVEN_HOST | DEVEN_IGD);
213279006dbSSimon Glass
214279006dbSSimon Glass return 0;
215279006dbSSimon Glass }
216279006dbSSimon Glass
bd82x6x_northbridge_probe(struct udevice * dev)2179ed781a6SSimon Glass static int bd82x6x_northbridge_probe(struct udevice *dev)
2189ed781a6SSimon Glass {
2191605b100SSimon Glass int rev;
2201605b100SSimon Glass
2219ed781a6SSimon Glass if (!(gd->flags & GD_FLG_RELOC))
2229ed781a6SSimon Glass return bd82x6x_northbridge_early_init(dev);
2239ed781a6SSimon Glass
2241605b100SSimon Glass rev = bridge_silicon_revision(dev);
2251605b100SSimon Glass northbridge_init(dev, rev);
2269ed781a6SSimon Glass
2279ed781a6SSimon Glass return 0;
2289ed781a6SSimon Glass }
2299ed781a6SSimon Glass
230279006dbSSimon Glass static const struct udevice_id bd82x6x_northbridge_ids[] = {
231279006dbSSimon Glass { .compatible = "intel,bd82x6x-northbridge" },
232279006dbSSimon Glass { }
233279006dbSSimon Glass };
234279006dbSSimon Glass
235279006dbSSimon Glass U_BOOT_DRIVER(bd82x6x_northbridge_drv) = {
236279006dbSSimon Glass .name = "bd82x6x_northbridge",
237279006dbSSimon Glass .id = UCLASS_NORTHBRIDGE,
238279006dbSSimon Glass .of_match = bd82x6x_northbridge_ids,
239279006dbSSimon Glass .probe = bd82x6x_northbridge_probe,
240279006dbSSimon Glass };
241