12b605154SSimon Glass /*
22b605154SSimon Glass * From coreboot southbridge/intel/bd82x6x/lpc.c
32b605154SSimon Glass *
42b605154SSimon Glass * Copyright (C) 2008-2009 coresystems GmbH
52b605154SSimon Glass *
62b605154SSimon Glass * SPDX-License-Identifier: GPL-2.0
72b605154SSimon Glass */
82b605154SSimon Glass
92b605154SSimon Glass #include <common.h>
10aad78d27SSimon Glass #include <dm.h>
112b605154SSimon Glass #include <errno.h>
122b605154SSimon Glass #include <fdtdec.h>
1372cd085aSSimon Glass #include <rtc.h>
142b605154SSimon Glass #include <pci.h>
15bb096b9fSSimon Glass #include <asm/intel_regs.h>
1672cd085aSSimon Glass #include <asm/interrupt.h>
1772cd085aSSimon Glass #include <asm/io.h>
1872cd085aSSimon Glass #include <asm/ioapic.h>
198c30b571SSimon Glass #include <asm/lpc_common.h>
202b605154SSimon Glass #include <asm/pci.h>
212b605154SSimon Glass #include <asm/arch/pch.h>
222b605154SSimon Glass
2305af050eSSimon Glass DECLARE_GLOBAL_DATA_PTR;
2405af050eSSimon Glass
2572cd085aSSimon Glass #define NMI_OFF 0
2672cd085aSSimon Glass
2772cd085aSSimon Glass #define ENABLE_ACPI_MODE_IN_COREBOOT 0
2872cd085aSSimon Glass #define TEST_SMM_FLASH_LOCKDOWN 0
2972cd085aSSimon Glass
pch_enable_apic(struct udevice * pch)304265abd4SSimon Glass static int pch_enable_apic(struct udevice *pch)
3172cd085aSSimon Glass {
3272cd085aSSimon Glass u32 reg32;
3372cd085aSSimon Glass int i;
3472cd085aSSimon Glass
3572cd085aSSimon Glass /* Enable ACPI I/O and power management. Set SCI IRQ to IRQ9 */
364265abd4SSimon Glass dm_pci_write_config8(pch, ACPI_CNTL, 0x80);
3772cd085aSSimon Glass
3872cd085aSSimon Glass writel(0, IO_APIC_INDEX);
3972cd085aSSimon Glass writel(1 << 25, IO_APIC_DATA);
4072cd085aSSimon Glass
4172cd085aSSimon Glass /* affirm full set of redirection table entries ("write once") */
4272cd085aSSimon Glass writel(1, IO_APIC_INDEX);
4372cd085aSSimon Glass reg32 = readl(IO_APIC_DATA);
4472cd085aSSimon Glass writel(1, IO_APIC_INDEX);
4572cd085aSSimon Glass writel(reg32, IO_APIC_DATA);
4672cd085aSSimon Glass
4772cd085aSSimon Glass writel(0, IO_APIC_INDEX);
4872cd085aSSimon Glass reg32 = readl(IO_APIC_DATA);
4972cd085aSSimon Glass debug("PCH APIC ID = %x\n", (reg32 >> 24) & 0x0f);
5072cd085aSSimon Glass if (reg32 != (1 << 25)) {
5172cd085aSSimon Glass printf("APIC Error - cannot write to registers\n");
5272cd085aSSimon Glass return -EPERM;
5372cd085aSSimon Glass }
5472cd085aSSimon Glass
5572cd085aSSimon Glass debug("Dumping IOAPIC registers\n");
5672cd085aSSimon Glass for (i = 0; i < 3; i++) {
5772cd085aSSimon Glass writel(i, IO_APIC_INDEX);
5872cd085aSSimon Glass debug(" reg 0x%04x:", i);
5972cd085aSSimon Glass reg32 = readl(IO_APIC_DATA);
6072cd085aSSimon Glass debug(" 0x%08x\n", reg32);
6172cd085aSSimon Glass }
6272cd085aSSimon Glass
6372cd085aSSimon Glass /* Select Boot Configuration register. */
6472cd085aSSimon Glass writel(3, IO_APIC_INDEX);
6572cd085aSSimon Glass
6672cd085aSSimon Glass /* Use Processor System Bus to deliver interrupts. */
6772cd085aSSimon Glass writel(1, IO_APIC_DATA);
6872cd085aSSimon Glass
6972cd085aSSimon Glass return 0;
7072cd085aSSimon Glass }
7172cd085aSSimon Glass
pch_enable_serial_irqs(struct udevice * pch)724265abd4SSimon Glass static void pch_enable_serial_irqs(struct udevice *pch)
7372cd085aSSimon Glass {
7472cd085aSSimon Glass u32 value;
7572cd085aSSimon Glass
7672cd085aSSimon Glass /* Set packet length and toggle silent mode bit for one frame. */
7772cd085aSSimon Glass value = (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0);
7872cd085aSSimon Glass #ifdef CONFIG_SERIRQ_CONTINUOUS_MODE
794265abd4SSimon Glass dm_pci_write_config8(pch, SERIRQ_CNTL, value);
8072cd085aSSimon Glass #else
814265abd4SSimon Glass dm_pci_write_config8(pch, SERIRQ_CNTL, value | (1 << 6));
8272cd085aSSimon Glass #endif
8372cd085aSSimon Glass }
8472cd085aSSimon Glass
pch_pirq_init(struct udevice * pch)854265abd4SSimon Glass static int pch_pirq_init(struct udevice *pch)
8672cd085aSSimon Glass {
8772cd085aSSimon Glass uint8_t route[8], *ptr;
8872cd085aSSimon Glass
89*e160f7d4SSimon Glass if (fdtdec_get_byte_array(gd->fdt_blob, dev_of_offset(pch),
904265abd4SSimon Glass "intel,pirq-routing", route, sizeof(route)))
9172cd085aSSimon Glass return -EINVAL;
9272cd085aSSimon Glass ptr = route;
934265abd4SSimon Glass dm_pci_write_config8(pch, PIRQA_ROUT, *ptr++);
944265abd4SSimon Glass dm_pci_write_config8(pch, PIRQB_ROUT, *ptr++);
954265abd4SSimon Glass dm_pci_write_config8(pch, PIRQC_ROUT, *ptr++);
964265abd4SSimon Glass dm_pci_write_config8(pch, PIRQD_ROUT, *ptr++);
9772cd085aSSimon Glass
984265abd4SSimon Glass dm_pci_write_config8(pch, PIRQE_ROUT, *ptr++);
994265abd4SSimon Glass dm_pci_write_config8(pch, PIRQF_ROUT, *ptr++);
1004265abd4SSimon Glass dm_pci_write_config8(pch, PIRQG_ROUT, *ptr++);
1014265abd4SSimon Glass dm_pci_write_config8(pch, PIRQH_ROUT, *ptr++);
10272cd085aSSimon Glass
10372cd085aSSimon Glass /*
10472cd085aSSimon Glass * TODO(sjg@chromium.org): U-Boot does not set up the interrupts
10572cd085aSSimon Glass * here. It's unclear if it is needed
10672cd085aSSimon Glass */
10772cd085aSSimon Glass return 0;
10872cd085aSSimon Glass }
10972cd085aSSimon Glass
pch_gpi_routing(struct udevice * pch)1104265abd4SSimon Glass static int pch_gpi_routing(struct udevice *pch)
11172cd085aSSimon Glass {
11272cd085aSSimon Glass u8 route[16];
11372cd085aSSimon Glass u32 reg;
11472cd085aSSimon Glass int gpi;
11572cd085aSSimon Glass
116*e160f7d4SSimon Glass if (fdtdec_get_byte_array(gd->fdt_blob, dev_of_offset(pch),
1174265abd4SSimon Glass "intel,gpi-routing", route, sizeof(route)))
11872cd085aSSimon Glass return -EINVAL;
11972cd085aSSimon Glass
12072cd085aSSimon Glass for (reg = 0, gpi = 0; gpi < ARRAY_SIZE(route); gpi++)
12172cd085aSSimon Glass reg |= route[gpi] << (gpi * 2);
12272cd085aSSimon Glass
1234265abd4SSimon Glass dm_pci_write_config32(pch, 0xb8, reg);
12472cd085aSSimon Glass
12572cd085aSSimon Glass return 0;
12672cd085aSSimon Glass }
12772cd085aSSimon Glass
pch_power_options(struct udevice * pch)1284265abd4SSimon Glass static int pch_power_options(struct udevice *pch)
12972cd085aSSimon Glass {
1304265abd4SSimon Glass const void *blob = gd->fdt_blob;
131*e160f7d4SSimon Glass int node = dev_of_offset(pch);
13272cd085aSSimon Glass u8 reg8;
13372cd085aSSimon Glass u16 reg16, pmbase;
13472cd085aSSimon Glass u32 reg32;
13572cd085aSSimon Glass const char *state;
13672cd085aSSimon Glass int pwr_on;
13772cd085aSSimon Glass int nmi_option;
13872cd085aSSimon Glass int ret;
13972cd085aSSimon Glass
14072cd085aSSimon Glass /*
14172cd085aSSimon Glass * Which state do we want to goto after g3 (power restored)?
14272cd085aSSimon Glass * 0 == S0 Full On
14372cd085aSSimon Glass * 1 == S5 Soft Off
14472cd085aSSimon Glass *
14572cd085aSSimon Glass * If the option is not existent (Laptops), use Kconfig setting.
14672cd085aSSimon Glass * TODO(sjg@chromium.org): Make this configurable
14772cd085aSSimon Glass */
14872cd085aSSimon Glass pwr_on = MAINBOARD_POWER_ON;
14972cd085aSSimon Glass
1504265abd4SSimon Glass dm_pci_read_config16(pch, GEN_PMCON_3, ®16);
15172cd085aSSimon Glass reg16 &= 0xfffe;
15272cd085aSSimon Glass switch (pwr_on) {
15372cd085aSSimon Glass case MAINBOARD_POWER_OFF:
15472cd085aSSimon Glass reg16 |= 1;
15572cd085aSSimon Glass state = "off";
15672cd085aSSimon Glass break;
15772cd085aSSimon Glass case MAINBOARD_POWER_ON:
15872cd085aSSimon Glass reg16 &= ~1;
15972cd085aSSimon Glass state = "on";
16072cd085aSSimon Glass break;
16172cd085aSSimon Glass case MAINBOARD_POWER_KEEP:
16272cd085aSSimon Glass reg16 &= ~1;
16372cd085aSSimon Glass state = "state keep";
16472cd085aSSimon Glass break;
16572cd085aSSimon Glass default:
16672cd085aSSimon Glass state = "undefined";
16772cd085aSSimon Glass }
16872cd085aSSimon Glass
16972cd085aSSimon Glass reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
17072cd085aSSimon Glass reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
17172cd085aSSimon Glass
17272cd085aSSimon Glass reg16 &= ~(1 << 10);
17372cd085aSSimon Glass reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
17472cd085aSSimon Glass
17572cd085aSSimon Glass reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
17672cd085aSSimon Glass
1774265abd4SSimon Glass dm_pci_write_config16(pch, GEN_PMCON_3, reg16);
17872cd085aSSimon Glass debug("Set power %s after power failure.\n", state);
17972cd085aSSimon Glass
18072cd085aSSimon Glass /* Set up NMI on errors. */
18172cd085aSSimon Glass reg8 = inb(0x61);
18272cd085aSSimon Glass reg8 &= 0x0f; /* Higher Nibble must be 0 */
18372cd085aSSimon Glass reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
18472cd085aSSimon Glass reg8 |= (1 << 2); /* PCI SERR# Disable for now */
18572cd085aSSimon Glass outb(reg8, 0x61);
18672cd085aSSimon Glass
18772cd085aSSimon Glass reg8 = inb(0x70);
18872cd085aSSimon Glass /* TODO(sjg@chromium.org): Make this configurable */
18972cd085aSSimon Glass nmi_option = NMI_OFF;
19072cd085aSSimon Glass if (nmi_option) {
19172cd085aSSimon Glass debug("NMI sources enabled.\n");
19272cd085aSSimon Glass reg8 &= ~(1 << 7); /* Set NMI. */
19372cd085aSSimon Glass } else {
19472cd085aSSimon Glass debug("NMI sources disabled.\n");
19572cd085aSSimon Glass /* Can't mask NMI from PCI-E and NMI_NOW */
19672cd085aSSimon Glass reg8 |= (1 << 7);
19772cd085aSSimon Glass }
19872cd085aSSimon Glass outb(reg8, 0x70);
19972cd085aSSimon Glass
20072cd085aSSimon Glass /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
2014265abd4SSimon Glass dm_pci_read_config16(pch, GEN_PMCON_1, ®16);
20272cd085aSSimon Glass reg16 &= ~(3 << 0); /* SMI# rate 1 minute */
20372cd085aSSimon Glass reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
20472cd085aSSimon Glass #if DEBUG_PERIODIC_SMIS
20572cd085aSSimon Glass /* Set DEBUG_PERIODIC_SMIS in pch.h to debug using periodic SMIs */
20672cd085aSSimon Glass reg16 |= (3 << 0); /* Periodic SMI every 8s */
20772cd085aSSimon Glass #endif
2084265abd4SSimon Glass dm_pci_write_config16(pch, GEN_PMCON_1, reg16);
20972cd085aSSimon Glass
21072cd085aSSimon Glass /* Set the board's GPI routing. */
2114265abd4SSimon Glass ret = pch_gpi_routing(pch);
21272cd085aSSimon Glass if (ret)
21372cd085aSSimon Glass return ret;
21472cd085aSSimon Glass
2154265abd4SSimon Glass dm_pci_read_config16(pch, 0x40, &pmbase);
2164265abd4SSimon Glass pmbase &= 0xfffe;
21772cd085aSSimon Glass
2184e0318c3SSimon Glass writel(fdtdec_get_int(blob, node, "intel,gpe0-enable", 0),
2194e0318c3SSimon Glass (ulong)pmbase + GPE0_EN);
2204e0318c3SSimon Glass writew(fdtdec_get_int(blob, node, "intel,alt-gp-smi-enable", 0),
2214e0318c3SSimon Glass (ulong)pmbase + ALT_GP_SMI_EN);
22272cd085aSSimon Glass
22372cd085aSSimon Glass /* Set up power management block and determine sleep mode */
22472cd085aSSimon Glass reg32 = inl(pmbase + 0x04); /* PM1_CNT */
22572cd085aSSimon Glass reg32 &= ~(7 << 10); /* SLP_TYP */
22672cd085aSSimon Glass reg32 |= (1 << 0); /* SCI_EN */
22772cd085aSSimon Glass outl(reg32, pmbase + 0x04);
22872cd085aSSimon Glass
22972cd085aSSimon Glass /* Clear magic status bits to prevent unexpected wake */
23072cd085aSSimon Glass setbits_le32(RCB_REG(0x3310), (1 << 4) | (1 << 5) | (1 << 0));
23172cd085aSSimon Glass clrbits_le32(RCB_REG(0x3f02), 0xf);
23272cd085aSSimon Glass
23372cd085aSSimon Glass return 0;
23472cd085aSSimon Glass }
23572cd085aSSimon Glass
pch_rtc_init(struct udevice * pch)2364265abd4SSimon Glass static void pch_rtc_init(struct udevice *pch)
23772cd085aSSimon Glass {
23872cd085aSSimon Glass int rtc_failed;
23972cd085aSSimon Glass u8 reg8;
24072cd085aSSimon Glass
2414265abd4SSimon Glass dm_pci_read_config8(pch, GEN_PMCON_3, ®8);
24272cd085aSSimon Glass rtc_failed = reg8 & RTC_BATTERY_DEAD;
24372cd085aSSimon Glass if (rtc_failed) {
24472cd085aSSimon Glass reg8 &= ~RTC_BATTERY_DEAD;
2454265abd4SSimon Glass dm_pci_write_config8(pch, GEN_PMCON_3, reg8);
24672cd085aSSimon Glass }
24772cd085aSSimon Glass debug("rtc_failed = 0x%x\n", rtc_failed);
24872cd085aSSimon Glass
24972cd085aSSimon Glass /* TODO: Handle power failure */
25072cd085aSSimon Glass if (rtc_failed)
25172cd085aSSimon Glass printf("RTC power failed\n");
25272cd085aSSimon Glass }
25372cd085aSSimon Glass
25472cd085aSSimon Glass /* CougarPoint PCH Power Management init */
cpt_pm_init(struct udevice * pch)2554265abd4SSimon Glass static void cpt_pm_init(struct udevice *pch)
25672cd085aSSimon Glass {
25772cd085aSSimon Glass debug("CougarPoint PM init\n");
2584265abd4SSimon Glass dm_pci_write_config8(pch, 0xa9, 0x47);
25972cd085aSSimon Glass setbits_le32(RCB_REG(0x2238), (1 << 6) | (1 << 0));
26072cd085aSSimon Glass
26172cd085aSSimon Glass setbits_le32(RCB_REG(0x228c), 1 << 0);
26272cd085aSSimon Glass setbits_le32(RCB_REG(0x1100), (1 << 13) | (1 << 14));
26372cd085aSSimon Glass setbits_le32(RCB_REG(0x0900), 1 << 14);
26472cd085aSSimon Glass writel(0xc0388400, RCB_REG(0x2304));
26572cd085aSSimon Glass setbits_le32(RCB_REG(0x2314), (1 << 5) | (1 << 18));
26672cd085aSSimon Glass setbits_le32(RCB_REG(0x2320), (1 << 15) | (1 << 1));
26772cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x3314), ~0x1f, 0xf);
26872cd085aSSimon Glass writel(0x050f0000, RCB_REG(0x3318));
26972cd085aSSimon Glass writel(0x04000000, RCB_REG(0x3324));
27072cd085aSSimon Glass setbits_le32(RCB_REG(0x3340), 0xfffff);
27172cd085aSSimon Glass setbits_le32(RCB_REG(0x3344), 1 << 1);
27272cd085aSSimon Glass
27372cd085aSSimon Glass writel(0x0001c000, RCB_REG(0x3360));
27472cd085aSSimon Glass writel(0x00061100, RCB_REG(0x3368));
27572cd085aSSimon Glass writel(0x7f8fdfff, RCB_REG(0x3378));
27672cd085aSSimon Glass writel(0x000003fc, RCB_REG(0x337c));
27772cd085aSSimon Glass writel(0x00001000, RCB_REG(0x3388));
27872cd085aSSimon Glass writel(0x0001c000, RCB_REG(0x3390));
27972cd085aSSimon Glass writel(0x00000800, RCB_REG(0x33a0));
28072cd085aSSimon Glass writel(0x00001000, RCB_REG(0x33b0));
28172cd085aSSimon Glass writel(0x00093900, RCB_REG(0x33c0));
28272cd085aSSimon Glass writel(0x24653002, RCB_REG(0x33cc));
28372cd085aSSimon Glass writel(0x062108fe, RCB_REG(0x33d0));
28472cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x33d4), 0x0fff0fff, 0x00670060);
28572cd085aSSimon Glass writel(0x01010000, RCB_REG(0x3a28));
28672cd085aSSimon Glass writel(0x01010404, RCB_REG(0x3a2c));
28772cd085aSSimon Glass writel(0x01041041, RCB_REG(0x3a80));
28872cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x3a84), 0x0000ffff, 0x00001001);
28972cd085aSSimon Glass setbits_le32(RCB_REG(0x3a84), 1 << 24); /* SATA 2/3 disabled */
29072cd085aSSimon Glass setbits_le32(RCB_REG(0x3a88), 1 << 0); /* SATA 4/5 disabled */
29172cd085aSSimon Glass writel(0x00000001, RCB_REG(0x3a6c));
29272cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x2344), ~0x00ffff00, 0xff00000c);
29372cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x80c), 0xff << 20, 0x11 << 20);
29472cd085aSSimon Glass writel(0, RCB_REG(0x33c8));
29572cd085aSSimon Glass setbits_le32(RCB_REG(0x21b0), 0xf);
29672cd085aSSimon Glass }
29772cd085aSSimon Glass
29872cd085aSSimon Glass /* PantherPoint PCH Power Management init */
ppt_pm_init(struct udevice * pch)2994265abd4SSimon Glass static void ppt_pm_init(struct udevice *pch)
30072cd085aSSimon Glass {
30172cd085aSSimon Glass debug("PantherPoint PM init\n");
3024265abd4SSimon Glass dm_pci_write_config8(pch, 0xa9, 0x47);
30372cd085aSSimon Glass setbits_le32(RCB_REG(0x2238), 1 << 0);
30472cd085aSSimon Glass setbits_le32(RCB_REG(0x228c), 1 << 0);
30572cd085aSSimon Glass setbits_le16(RCB_REG(0x1100), (1 << 13) | (1 << 14));
30672cd085aSSimon Glass setbits_le16(RCB_REG(0x0900), 1 << 14);
30772cd085aSSimon Glass writel(0xc03b8400, RCB_REG(0x2304));
30872cd085aSSimon Glass setbits_le32(RCB_REG(0x2314), (1 << 5) | (1 << 18));
30972cd085aSSimon Glass setbits_le32(RCB_REG(0x2320), (1 << 15) | (1 << 1));
31072cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x3314), 0x1f, 0xf);
31172cd085aSSimon Glass writel(0x054f0000, RCB_REG(0x3318));
31272cd085aSSimon Glass writel(0x04000000, RCB_REG(0x3324));
31372cd085aSSimon Glass setbits_le32(RCB_REG(0x3340), 0xfffff);
31472cd085aSSimon Glass setbits_le32(RCB_REG(0x3344), (1 << 1) | (1 << 0));
31572cd085aSSimon Glass writel(0x0001c000, RCB_REG(0x3360));
31672cd085aSSimon Glass writel(0x00061100, RCB_REG(0x3368));
31772cd085aSSimon Glass writel(0x7f8fdfff, RCB_REG(0x3378));
31872cd085aSSimon Glass writel(0x000003fd, RCB_REG(0x337c));
31972cd085aSSimon Glass writel(0x00001000, RCB_REG(0x3388));
32072cd085aSSimon Glass writel(0x0001c000, RCB_REG(0x3390));
32172cd085aSSimon Glass writel(0x00000800, RCB_REG(0x33a0));
32272cd085aSSimon Glass writel(0x00001000, RCB_REG(0x33b0));
32372cd085aSSimon Glass writel(0x00093900, RCB_REG(0x33c0));
32472cd085aSSimon Glass writel(0x24653002, RCB_REG(0x33cc));
32572cd085aSSimon Glass writel(0x067388fe, RCB_REG(0x33d0));
32672cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x33d4), 0x0fff0fff, 0x00670060);
32772cd085aSSimon Glass writel(0x01010000, RCB_REG(0x3a28));
32872cd085aSSimon Glass writel(0x01010404, RCB_REG(0x3a2c));
32972cd085aSSimon Glass writel(0x01040000, RCB_REG(0x3a80));
33072cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x3a84), 0x0000ffff, 0x00001001);
33172cd085aSSimon Glass /* SATA 2/3 disabled */
33272cd085aSSimon Glass setbits_le32(RCB_REG(0x3a84), 1 << 24);
33372cd085aSSimon Glass /* SATA 4/5 disabled */
33472cd085aSSimon Glass setbits_le32(RCB_REG(0x3a88), 1 << 0);
33572cd085aSSimon Glass writel(0x00000001, RCB_REG(0x3a6c));
33672cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x2344), 0xff0000ff, 0xff00000c);
33772cd085aSSimon Glass clrsetbits_le32(RCB_REG(0x80c), 0xff << 20, 0x11 << 20);
33872cd085aSSimon Glass setbits_le32(RCB_REG(0x33a4), (1 << 0));
33972cd085aSSimon Glass writel(0, RCB_REG(0x33c8));
34072cd085aSSimon Glass setbits_le32(RCB_REG(0x21b0), 0xf);
34172cd085aSSimon Glass }
34272cd085aSSimon Glass
enable_hpet(void)34372cd085aSSimon Glass static void enable_hpet(void)
34472cd085aSSimon Glass {
34572cd085aSSimon Glass /* Move HPET to default address 0xfed00000 and enable it */
34672cd085aSSimon Glass clrsetbits_le32(RCB_REG(HPTC), 3 << 0, 1 << 7);
34772cd085aSSimon Glass }
34872cd085aSSimon Glass
enable_clock_gating(struct udevice * pch)3494265abd4SSimon Glass static void enable_clock_gating(struct udevice *pch)
35072cd085aSSimon Glass {
35172cd085aSSimon Glass u32 reg32;
35272cd085aSSimon Glass u16 reg16;
35372cd085aSSimon Glass
35472cd085aSSimon Glass setbits_le32(RCB_REG(0x2234), 0xf);
35572cd085aSSimon Glass
3564265abd4SSimon Glass dm_pci_read_config16(pch, GEN_PMCON_1, ®16);
35772cd085aSSimon Glass reg16 |= (1 << 2) | (1 << 11);
3584265abd4SSimon Glass dm_pci_write_config16(pch, GEN_PMCON_1, reg16);
35972cd085aSSimon Glass
3602545fa59SSimon Glass pch_iobp_update(pch, 0xeb007f07, ~0U, 1 << 31);
3612545fa59SSimon Glass pch_iobp_update(pch, 0xeb004000, ~0U, 1 << 7);
3622545fa59SSimon Glass pch_iobp_update(pch, 0xec007f07, ~0U, 1 << 31);
3632545fa59SSimon Glass pch_iobp_update(pch, 0xec004000, ~0U, 1 << 7);
36472cd085aSSimon Glass
36572cd085aSSimon Glass reg32 = readl(RCB_REG(CG));
36672cd085aSSimon Glass reg32 |= (1 << 31);
36772cd085aSSimon Glass reg32 |= (1 << 29) | (1 << 28);
36872cd085aSSimon Glass reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
36972cd085aSSimon Glass reg32 |= (1 << 16);
37072cd085aSSimon Glass reg32 |= (1 << 17);
37172cd085aSSimon Glass reg32 |= (1 << 18);
37272cd085aSSimon Glass reg32 |= (1 << 22);
37372cd085aSSimon Glass reg32 |= (1 << 23);
37472cd085aSSimon Glass reg32 &= ~(1 << 20);
37572cd085aSSimon Glass reg32 |= (1 << 19);
37672cd085aSSimon Glass reg32 |= (1 << 0);
37772cd085aSSimon Glass reg32 |= (0xf << 1);
37872cd085aSSimon Glass writel(reg32, RCB_REG(CG));
37972cd085aSSimon Glass
38072cd085aSSimon Glass setbits_le32(RCB_REG(0x38c0), 0x7);
38172cd085aSSimon Glass setbits_le32(RCB_REG(0x36d4), 0x6680c004);
38272cd085aSSimon Glass setbits_le32(RCB_REG(0x3564), 0x3);
38372cd085aSSimon Glass }
38472cd085aSSimon Glass
pch_disable_smm_only_flashing(struct udevice * pch)3854265abd4SSimon Glass static void pch_disable_smm_only_flashing(struct udevice *pch)
38672cd085aSSimon Glass {
38772cd085aSSimon Glass u8 reg8;
38872cd085aSSimon Glass
38972cd085aSSimon Glass debug("Enabling BIOS updates outside of SMM... ");
3904265abd4SSimon Glass dm_pci_read_config8(pch, 0xdc, ®8); /* BIOS_CNTL */
39172cd085aSSimon Glass reg8 &= ~(1 << 5);
3924265abd4SSimon Glass dm_pci_write_config8(pch, 0xdc, reg8);
39372cd085aSSimon Glass }
39472cd085aSSimon Glass
pch_fixups(struct udevice * pch)3954265abd4SSimon Glass static void pch_fixups(struct udevice *pch)
39672cd085aSSimon Glass {
39772cd085aSSimon Glass u8 gen_pmcon_2;
39872cd085aSSimon Glass
39972cd085aSSimon Glass /* Indicate DRAM init done for MRC S3 to know it can resume */
4004265abd4SSimon Glass dm_pci_read_config8(pch, GEN_PMCON_2, &gen_pmcon_2);
40172cd085aSSimon Glass gen_pmcon_2 |= (1 << 7);
4024265abd4SSimon Glass dm_pci_write_config8(pch, GEN_PMCON_2, gen_pmcon_2);
40372cd085aSSimon Glass
40472cd085aSSimon Glass /* Enable DMI ASPM in the PCH */
40572cd085aSSimon Glass clrbits_le32(RCB_REG(0x2304), 1 << 10);
40672cd085aSSimon Glass setbits_le32(RCB_REG(0x21a4), (1 << 11) | (1 << 10));
40772cd085aSSimon Glass setbits_le32(RCB_REG(0x21a8), 0x3);
40872cd085aSSimon Glass }
40972cd085aSSimon Glass
set_spi_speed(void)410fe40bd4dSSimon Glass static void set_spi_speed(void)
411fe40bd4dSSimon Glass {
412fe40bd4dSSimon Glass u32 fdod;
413fe40bd4dSSimon Glass
414fe40bd4dSSimon Glass /* Observe SPI Descriptor Component Section 0 */
415fe40bd4dSSimon Glass writel(0x1000, RCB_REG(SPI_DESC_COMP0));
416fe40bd4dSSimon Glass
417fe40bd4dSSimon Glass /* Extract the1 Write/Erase SPI Frequency from descriptor */
418fe40bd4dSSimon Glass fdod = readl(RCB_REG(SPI_FREQ_WR_ERA));
419fe40bd4dSSimon Glass fdod >>= 24;
420fe40bd4dSSimon Glass fdod &= 7;
421fe40bd4dSSimon Glass
422fe40bd4dSSimon Glass /* Set Software Sequence frequency to match */
423fe40bd4dSSimon Glass clrsetbits_8(RCB_REG(SPI_FREQ_SWSEQ), 7, fdod);
424fe40bd4dSSimon Glass }
425fe40bd4dSSimon Glass
lpc_init_extra(struct udevice * dev)4264265abd4SSimon Glass static int lpc_init_extra(struct udevice *dev)
42772cd085aSSimon Glass {
4284265abd4SSimon Glass struct udevice *pch = dev->parent;
42972cd085aSSimon Glass
43072cd085aSSimon Glass debug("pch: lpc_init\n");
4314265abd4SSimon Glass dm_pci_write_bar32(pch, 0, 0);
4324265abd4SSimon Glass dm_pci_write_bar32(pch, 1, 0xff800000);
4334265abd4SSimon Glass dm_pci_write_bar32(pch, 2, 0xfec00000);
4344265abd4SSimon Glass dm_pci_write_bar32(pch, 3, 0x800);
4354265abd4SSimon Glass dm_pci_write_bar32(pch, 4, 0x900);
43672cd085aSSimon Glass
43772cd085aSSimon Glass /* Set the value for PCI command register. */
4384265abd4SSimon Glass dm_pci_write_config16(pch, PCI_COMMAND, 0x000f);
43972cd085aSSimon Glass
44072cd085aSSimon Glass /* IO APIC initialization. */
4414265abd4SSimon Glass pch_enable_apic(pch);
44272cd085aSSimon Glass
4434265abd4SSimon Glass pch_enable_serial_irqs(pch);
44472cd085aSSimon Glass
44572cd085aSSimon Glass /* Setup the PIRQ. */
4464265abd4SSimon Glass pch_pirq_init(pch);
44772cd085aSSimon Glass
44872cd085aSSimon Glass /* Setup power options. */
4494265abd4SSimon Glass pch_power_options(pch);
45072cd085aSSimon Glass
45172cd085aSSimon Glass /* Initialize power management */
4529434c7a3SSimon Glass switch (pch_silicon_type(pch)) {
45372cd085aSSimon Glass case PCH_TYPE_CPT: /* CougarPoint */
4544265abd4SSimon Glass cpt_pm_init(pch);
45572cd085aSSimon Glass break;
45672cd085aSSimon Glass case PCH_TYPE_PPT: /* PantherPoint */
4574265abd4SSimon Glass ppt_pm_init(pch);
45872cd085aSSimon Glass break;
45972cd085aSSimon Glass default:
4604265abd4SSimon Glass printf("Unknown Chipset: %s\n", pch->name);
46172cd085aSSimon Glass return -ENOSYS;
46272cd085aSSimon Glass }
46372cd085aSSimon Glass
46472cd085aSSimon Glass /* Initialize the real time clock. */
4654265abd4SSimon Glass pch_rtc_init(pch);
46672cd085aSSimon Glass
46772cd085aSSimon Glass /* Initialize the High Precision Event Timers, if present. */
46872cd085aSSimon Glass enable_hpet();
46972cd085aSSimon Glass
47072cd085aSSimon Glass /* Initialize Clock Gating */
4714265abd4SSimon Glass enable_clock_gating(pch);
47272cd085aSSimon Glass
4734265abd4SSimon Glass pch_disable_smm_only_flashing(pch);
47472cd085aSSimon Glass
4754265abd4SSimon Glass pch_fixups(pch);
47672cd085aSSimon Glass
47772cd085aSSimon Glass return 0;
47872cd085aSSimon Glass }
47972cd085aSSimon Glass
bd82x6x_lpc_early_init(struct udevice * dev)480fcd30cdfSSimon Glass static int bd82x6x_lpc_early_init(struct udevice *dev)
481fcd30cdfSSimon Glass {
4828c30b571SSimon Glass set_spi_speed();
4838c30b571SSimon Glass
484fcd30cdfSSimon Glass /* Setting up Southbridge. In the northbridge code. */
485fcd30cdfSSimon Glass debug("Setting up static southbridge registers\n");
486bb096b9fSSimon Glass dm_pci_write_config32(dev->parent, PCH_RCBA_BASE,
487bb096b9fSSimon Glass RCB_BASE_ADDRESS | 1);
488fcd30cdfSSimon Glass dm_pci_write_config32(dev->parent, PMBASE, DEFAULT_PMBASE | 1);
489fcd30cdfSSimon Glass
490fcd30cdfSSimon Glass /* Enable ACPI BAR */
491fcd30cdfSSimon Glass dm_pci_write_config8(dev->parent, ACPI_CNTL, 0x80);
492fcd30cdfSSimon Glass
493fcd30cdfSSimon Glass debug("Disabling watchdog reboot\n");
494fcd30cdfSSimon Glass setbits_le32(RCB_REG(GCS), 1 >> 5); /* No reset */
495fcd30cdfSSimon Glass outw(1 << 11, DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
496fcd30cdfSSimon Glass
4979fd11c7aSSimon Glass dm_pci_write_config32(dev->parent, GPIO_BASE, DEFAULT_GPIOBASE | 1);
4989fd11c7aSSimon Glass dm_pci_write_config32(dev->parent, GPIO_CNTL, 0x10);
4999fd11c7aSSimon Glass
500fcd30cdfSSimon Glass return 0;
501fcd30cdfSSimon Glass }
502fcd30cdfSSimon Glass
bd82x6x_lpc_probe(struct udevice * dev)5034acc83d4SSimon Glass static int bd82x6x_lpc_probe(struct udevice *dev)
5044acc83d4SSimon Glass {
505788cd908SSimon Glass int ret;
506788cd908SSimon Glass
5074e190729SSimon Glass if (!(gd->flags & GD_FLG_RELOC)) {
5088c30b571SSimon Glass ret = lpc_common_early_init(dev);
509788cd908SSimon Glass if (ret) {
510788cd908SSimon Glass debug("%s: lpc_early_init() failed\n", __func__);
511788cd908SSimon Glass return ret;
512788cd908SSimon Glass }
513788cd908SSimon Glass
514fcd30cdfSSimon Glass return bd82x6x_lpc_early_init(dev);
5154acc83d4SSimon Glass }
5164acc83d4SSimon Glass
5174265abd4SSimon Glass return lpc_init_extra(dev);
5184e190729SSimon Glass }
5194e190729SSimon Glass
52090b16d14SSimon Glass static const struct udevice_id bd82x6x_lpc_ids[] = {
52190b16d14SSimon Glass { .compatible = "intel,bd82x6x-lpc" },
52290b16d14SSimon Glass { }
52390b16d14SSimon Glass };
52490b16d14SSimon Glass
52590b16d14SSimon Glass U_BOOT_DRIVER(bd82x6x_lpc_drv) = {
52690b16d14SSimon Glass .name = "lpc",
52790b16d14SSimon Glass .id = UCLASS_LPC,
52890b16d14SSimon Glass .of_match = bd82x6x_lpc_ids,
5294acc83d4SSimon Glass .probe = bd82x6x_lpc_probe,
53090b16d14SSimon Glass };
531