xref: /rk3399_rockchip-uboot/arch/x86/cpu/irq.c (revision 21342d4aed6c77a4aa7a5b2579b3c23e21aea31a)
19c7dea60SBin Meng /*
29c7dea60SBin Meng  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
39c7dea60SBin Meng  *
49c7dea60SBin Meng  * SPDX-License-Identifier:	GPL-2.0+
59c7dea60SBin Meng  */
69c7dea60SBin Meng 
79c7dea60SBin Meng #include <common.h>
8e76187a3SSimon Glass #include <dm.h>
99c7dea60SBin Meng #include <errno.h>
109c7dea60SBin Meng #include <fdtdec.h>
119c7dea60SBin Meng #include <malloc.h>
129c7dea60SBin Meng #include <asm/io.h>
139c7dea60SBin Meng #include <asm/irq.h>
149c7dea60SBin Meng #include <asm/pci.h>
159c7dea60SBin Meng #include <asm/pirq_routing.h>
1610d569eaSBin Meng #include <asm/tables.h>
179c7dea60SBin Meng 
189c7dea60SBin Meng DECLARE_GLOBAL_DATA_PTR;
199c7dea60SBin Meng 
pirq_check_irq_routed(struct udevice * dev,int link,u8 irq)20b46c2088SBin Meng bool pirq_check_irq_routed(struct udevice *dev, int link, u8 irq)
219c7dea60SBin Meng {
22b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
239c7dea60SBin Meng 	u8 pirq;
24b46c2088SBin Meng 	int base = priv->link_base;
259c7dea60SBin Meng 
26b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_PCI)
27248c4faaSBin Meng 		dm_pci_read_config8(dev->parent, LINK_N2V(link, base), &pirq);
289c7dea60SBin Meng 	else
2963767071SBin Meng 		pirq = readb((uintptr_t)priv->ibase + LINK_N2V(link, base));
309c7dea60SBin Meng 
319c7dea60SBin Meng 	pirq &= 0xf;
329c7dea60SBin Meng 
339c7dea60SBin Meng 	/* IRQ# 0/1/2/8/13 are reserved */
349c7dea60SBin Meng 	if (pirq < 3 || pirq == 8 || pirq == 13)
359c7dea60SBin Meng 		return false;
369c7dea60SBin Meng 
379c7dea60SBin Meng 	return pirq == irq ? true : false;
389c7dea60SBin Meng }
399c7dea60SBin Meng 
pirq_translate_link(struct udevice * dev,int link)40b46c2088SBin Meng int pirq_translate_link(struct udevice *dev, int link)
419c7dea60SBin Meng {
42b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
43b46c2088SBin Meng 
44b46c2088SBin Meng 	return LINK_V2N(link, priv->link_base);
459c7dea60SBin Meng }
469c7dea60SBin Meng 
pirq_assign_irq(struct udevice * dev,int link,u8 irq)47b46c2088SBin Meng void pirq_assign_irq(struct udevice *dev, int link, u8 irq)
489c7dea60SBin Meng {
49b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
50b46c2088SBin Meng 	int base = priv->link_base;
519c7dea60SBin Meng 
529c7dea60SBin Meng 	/* IRQ# 0/1/2/8/13 are reserved */
539c7dea60SBin Meng 	if (irq < 3 || irq == 8 || irq == 13)
549c7dea60SBin Meng 		return;
559c7dea60SBin Meng 
56b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_PCI)
57248c4faaSBin Meng 		dm_pci_write_config8(dev->parent, LINK_N2V(link, base), irq);
589c7dea60SBin Meng 	else
5963767071SBin Meng 		writeb(irq, (uintptr_t)priv->ibase + LINK_N2V(link, base));
609c7dea60SBin Meng }
619c7dea60SBin Meng 
check_dup_entry(struct irq_info * slot_base,int entry_num,int bus,int device)62df81749dSBin Meng static struct irq_info *check_dup_entry(struct irq_info *slot_base,
63df81749dSBin Meng 					int entry_num, int bus, int device)
649c7dea60SBin Meng {
65df81749dSBin Meng 	struct irq_info *slot = slot_base;
66df81749dSBin Meng 	int i;
679c7dea60SBin Meng 
68df81749dSBin Meng 	for (i = 0; i < entry_num; i++) {
69df81749dSBin Meng 		if (slot->bus == bus && slot->devfn == (device << 3))
70df81749dSBin Meng 			break;
71df81749dSBin Meng 		slot++;
72df81749dSBin Meng 	}
73df81749dSBin Meng 
74df81749dSBin Meng 	return (i == entry_num) ? NULL : slot;
75df81749dSBin Meng }
76df81749dSBin Meng 
fill_irq_info(struct irq_router * priv,struct irq_info * slot,int bus,int device,int pin,int pirq)77b46c2088SBin Meng static inline void fill_irq_info(struct irq_router *priv, struct irq_info *slot,
78b46c2088SBin Meng 				 int bus, int device, int pin, int pirq)
79df81749dSBin Meng {
809c7dea60SBin Meng 	slot->bus = bus;
818c38e4d0SBin Meng 	slot->devfn = (device << 3) | 0;
82b46c2088SBin Meng 	slot->irq[pin - 1].link = LINK_N2V(pirq, priv->link_base);
83b46c2088SBin Meng 	slot->irq[pin - 1].bitmap = priv->irq_mask;
849c7dea60SBin Meng }
859c7dea60SBin Meng 
create_pirq_routing_table(struct udevice * dev)86b565d66dSSimon Glass static int create_pirq_routing_table(struct udevice *dev)
879c7dea60SBin Meng {
88b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
899c7dea60SBin Meng 	const void *blob = gd->fdt_blob;
909c7dea60SBin Meng 	int node;
919c7dea60SBin Meng 	int len, count;
929c7dea60SBin Meng 	const u32 *cell;
939c7dea60SBin Meng 	struct irq_routing_table *rt;
94df81749dSBin Meng 	struct irq_info *slot, *slot_base;
959c7dea60SBin Meng 	int irq_entries = 0;
969c7dea60SBin Meng 	int i;
979c7dea60SBin Meng 	int ret;
989c7dea60SBin Meng 
99*e160f7d4SSimon Glass 	node = dev_of_offset(dev);
1009c7dea60SBin Meng 
1019c7dea60SBin Meng 	/* extract the bdf from fdt_pci_addr */
102b46c2088SBin Meng 	priv->bdf = dm_pci_get_bdf(dev->parent);
1039c7dea60SBin Meng 
104b02e4044SSimon Glass 	ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "pci");
1059c7dea60SBin Meng 	if (!ret) {
106b46c2088SBin Meng 		priv->config = PIRQ_VIA_PCI;
1079c7dea60SBin Meng 	} else {
108b02e4044SSimon Glass 		ret = fdt_stringlist_search(blob, node, "intel,pirq-config",
109b02e4044SSimon Glass 					    "ibase");
1109c7dea60SBin Meng 		if (!ret)
111b46c2088SBin Meng 			priv->config = PIRQ_VIA_IBASE;
1129c7dea60SBin Meng 		else
1139c7dea60SBin Meng 			return -EINVAL;
1149c7dea60SBin Meng 	}
1159c7dea60SBin Meng 
1169e3ff9c2SSimon Glass 	ret = fdtdec_get_int(blob, node, "intel,pirq-link", -1);
1179e3ff9c2SSimon Glass 	if (ret == -1)
1189c7dea60SBin Meng 		return ret;
119b46c2088SBin Meng 	priv->link_base = ret;
1209c7dea60SBin Meng 
121b46c2088SBin Meng 	priv->irq_mask = fdtdec_get_int(blob, node,
1229c7dea60SBin Meng 					"intel,pirq-mask", PIRQ_BITMAP);
1239c7dea60SBin Meng 
12407ac84eaSBin Meng 	if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) {
12507ac84eaSBin Meng 		/* Reserve IRQ9 for SCI */
12607ac84eaSBin Meng 		priv->irq_mask &= ~(1 << 9);
12707ac84eaSBin Meng 	}
12807ac84eaSBin Meng 
129b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_IBASE) {
1309c7dea60SBin Meng 		int ibase_off;
1319c7dea60SBin Meng 
1329c7dea60SBin Meng 		ibase_off = fdtdec_get_int(blob, node, "intel,ibase-offset", 0);
1339c7dea60SBin Meng 		if (!ibase_off)
1349c7dea60SBin Meng 			return -EINVAL;
1359c7dea60SBin Meng 
1369c7dea60SBin Meng 		/*
1379c7dea60SBin Meng 		 * Here we assume that the IBASE register has already been
1389c7dea60SBin Meng 		 * properly configured by U-Boot before.
1399c7dea60SBin Meng 		 *
1409c7dea60SBin Meng 		 * By 'valid' we mean:
1419c7dea60SBin Meng 		 *   1) a valid memory space carved within system memory space
1429c7dea60SBin Meng 		 *      assigned to IBASE register block.
1439c7dea60SBin Meng 		 *   2) memory range decoding is enabled.
1449c7dea60SBin Meng 		 * Hence we don't do any santify test here.
1459c7dea60SBin Meng 		 */
146248c4faaSBin Meng 		dm_pci_read_config32(dev->parent, ibase_off, &priv->ibase);
147b46c2088SBin Meng 		priv->ibase &= ~0xf;
1489c7dea60SBin Meng 	}
1499c7dea60SBin Meng 
150d4e61f50SBin Meng 	priv->actl_8bit = fdtdec_get_bool(blob, node, "intel,actl-8bit");
151d4e61f50SBin Meng 	priv->actl_addr = fdtdec_get_int(blob, node, "intel,actl-addr", 0);
152d4e61f50SBin Meng 
1539c7dea60SBin Meng 	cell = fdt_getprop(blob, node, "intel,pirq-routing", &len);
1549e3ff9c2SSimon Glass 	if (!cell || len % sizeof(struct pirq_routing))
1559c7dea60SBin Meng 		return -EINVAL;
1569c7dea60SBin Meng 	count = len / sizeof(struct pirq_routing);
1579c7dea60SBin Meng 
1589e3ff9c2SSimon Glass 	rt = calloc(1, sizeof(struct irq_routing_table));
1599c7dea60SBin Meng 	if (!rt)
1609c7dea60SBin Meng 		return -ENOMEM;
1619c7dea60SBin Meng 
1629c7dea60SBin Meng 	/* Populate the PIRQ table fields */
1639c7dea60SBin Meng 	rt->signature = PIRQ_SIGNATURE;
1649c7dea60SBin Meng 	rt->version = PIRQ_VERSION;
165b46c2088SBin Meng 	rt->rtr_bus = PCI_BUS(priv->bdf);
166b46c2088SBin Meng 	rt->rtr_devfn = (PCI_DEV(priv->bdf) << 3) | PCI_FUNC(priv->bdf);
1679c7dea60SBin Meng 	rt->rtr_vendor = PCI_VENDOR_ID_INTEL;
1689c7dea60SBin Meng 	rt->rtr_device = PCI_DEVICE_ID_INTEL_ICH7_31;
1699c7dea60SBin Meng 
170df81749dSBin Meng 	slot_base = rt->slots;
1719c7dea60SBin Meng 
1729c7dea60SBin Meng 	/* Now fill in the irq_info entries in the PIRQ table */
1739e3ff9c2SSimon Glass 	for (i = 0; i < count;
1749e3ff9c2SSimon Glass 	     i++, cell += sizeof(struct pirq_routing) / sizeof(u32)) {
1759c7dea60SBin Meng 		struct pirq_routing pr;
1769c7dea60SBin Meng 
1779c7dea60SBin Meng 		pr.bdf = fdt_addr_to_cpu(cell[0]);
1789c7dea60SBin Meng 		pr.pin = fdt_addr_to_cpu(cell[1]);
1799c7dea60SBin Meng 		pr.pirq = fdt_addr_to_cpu(cell[2]);
1809c7dea60SBin Meng 
1819c7dea60SBin Meng 		debug("irq_info %d: b.d.f %x.%x.%x INT%c PIRQ%c\n",
1829c7dea60SBin Meng 		      i, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
1839c7dea60SBin Meng 		      PCI_FUNC(pr.bdf), 'A' + pr.pin - 1,
1849c7dea60SBin Meng 		      'A' + pr.pirq);
185df81749dSBin Meng 
186df81749dSBin Meng 		slot = check_dup_entry(slot_base, irq_entries,
187df81749dSBin Meng 				       PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
188df81749dSBin Meng 		if (slot) {
189df81749dSBin Meng 			debug("found entry for bus %d device %d, ",
190df81749dSBin Meng 			      PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
191df81749dSBin Meng 
192df81749dSBin Meng 			if (slot->irq[pr.pin - 1].link) {
193df81749dSBin Meng 				debug("skipping\n");
194df81749dSBin Meng 
195df81749dSBin Meng 				/*
196df81749dSBin Meng 				 * Sanity test on the routed PIRQ pin
197df81749dSBin Meng 				 *
198df81749dSBin Meng 				 * If they don't match, show a warning to tell
199df81749dSBin Meng 				 * there might be something wrong with the PIRQ
200df81749dSBin Meng 				 * routing information in the device tree.
201df81749dSBin Meng 				 */
202df81749dSBin Meng 				if (slot->irq[pr.pin - 1].link !=
203b46c2088SBin Meng 					LINK_N2V(pr.pirq, priv->link_base))
204df81749dSBin Meng 					debug("WARNING: Inconsistent PIRQ routing information\n");
205df81749dSBin Meng 				continue;
2069e3ff9c2SSimon Glass 			}
207df81749dSBin Meng 		} else {
2089e3ff9c2SSimon Glass 			slot = slot_base + irq_entries++;
2099e3ff9c2SSimon Glass 		}
210df81749dSBin Meng 		debug("writing INT%c\n", 'A' + pr.pin - 1);
211b46c2088SBin Meng 		fill_irq_info(priv, slot, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
212b46c2088SBin Meng 			      pr.pin, pr.pirq);
2139c7dea60SBin Meng 	}
2149c7dea60SBin Meng 
2159c7dea60SBin Meng 	rt->size = irq_entries * sizeof(struct irq_info) + 32;
2169c7dea60SBin Meng 
21710d569eaSBin Meng 	/* Fix up the table checksum */
21810d569eaSBin Meng 	rt->checksum = table_compute_checksum(rt, rt->size);
21910d569eaSBin Meng 
2201bff8363SSimon Glass 	gd->arch.pirq_routing_table = rt;
2219c7dea60SBin Meng 
2229c7dea60SBin Meng 	return 0;
2239c7dea60SBin Meng }
2249c7dea60SBin Meng 
irq_enable_sci(struct udevice * dev)225d4e61f50SBin Meng static void irq_enable_sci(struct udevice *dev)
226d4e61f50SBin Meng {
227d4e61f50SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
228d4e61f50SBin Meng 
229d4e61f50SBin Meng 	if (priv->actl_8bit) {
230d4e61f50SBin Meng 		/* Bit7 must be turned on to enable ACPI */
231d4e61f50SBin Meng 		dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80);
232d4e61f50SBin Meng 	} else {
233d4e61f50SBin Meng 		/* Write 0 to enable SCI on IRQ9 */
234d4e61f50SBin Meng 		if (priv->config == PIRQ_VIA_PCI)
235d4e61f50SBin Meng 			dm_pci_write_config32(dev->parent, priv->actl_addr, 0);
236d4e61f50SBin Meng 		else
23763767071SBin Meng 			writel(0, (uintptr_t)priv->ibase + priv->actl_addr);
238d4e61f50SBin Meng 	}
239d4e61f50SBin Meng }
240d4e61f50SBin Meng 
irq_router_common_init(struct udevice * dev)241d3b884b2SSimon Glass int irq_router_common_init(struct udevice *dev)
242e76187a3SSimon Glass {
2437e4be120SSimon Glass 	int ret;
2447e4be120SSimon Glass 
245b565d66dSSimon Glass 	ret = create_pirq_routing_table(dev);
2467e4be120SSimon Glass 	if (ret) {
2479c7dea60SBin Meng 		debug("Failed to create pirq routing table\n");
2487e4be120SSimon Glass 		return ret;
2497e4be120SSimon Glass 	}
2509c7dea60SBin Meng 	/* Route PIRQ */
2511bff8363SSimon Glass 	pirq_route_irqs(dev, gd->arch.pirq_routing_table->slots,
2521bff8363SSimon Glass 			get_irq_slot_count(gd->arch.pirq_routing_table));
2537e4be120SSimon Glass 
254d4e61f50SBin Meng 	if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE))
255d4e61f50SBin Meng 		irq_enable_sci(dev);
256d4e61f50SBin Meng 
2577e4be120SSimon Glass 	return 0;
2589c7dea60SBin Meng }
2599c7dea60SBin Meng 
irq_router_probe(struct udevice * dev)260d3b884b2SSimon Glass int irq_router_probe(struct udevice *dev)
261d3b884b2SSimon Glass {
262d3b884b2SSimon Glass 	return irq_router_common_init(dev);
263d3b884b2SSimon Glass }
264d3b884b2SSimon Glass 
write_pirq_routing_table(ulong addr)26542fd8c19SSimon Glass ulong write_pirq_routing_table(ulong addr)
2669c7dea60SBin Meng {
2671bff8363SSimon Glass 	if (!gd->arch.pirq_routing_table)
26867b24970SBin Meng 		return addr;
26967b24970SBin Meng 
2701bff8363SSimon Glass 	return copy_pirq_routing_table(addr, gd->arch.pirq_routing_table);
2719c7dea60SBin Meng }
272e76187a3SSimon Glass 
273e76187a3SSimon Glass static const struct udevice_id irq_router_ids[] = {
274e76187a3SSimon Glass 	{ .compatible = "intel,irq-router" },
275e76187a3SSimon Glass 	{ }
276e76187a3SSimon Glass };
277e76187a3SSimon Glass 
278e76187a3SSimon Glass U_BOOT_DRIVER(irq_router_drv) = {
279e76187a3SSimon Glass 	.name		= "intel_irq",
280e76187a3SSimon Glass 	.id		= UCLASS_IRQ,
281e76187a3SSimon Glass 	.of_match	= irq_router_ids,
282e76187a3SSimon Glass 	.probe		= irq_router_probe,
283b46c2088SBin Meng 	.priv_auto_alloc_size = sizeof(struct irq_router),
284e76187a3SSimon Glass };
285e76187a3SSimon Glass 
286e76187a3SSimon Glass UCLASS_DRIVER(irq) = {
287e76187a3SSimon Glass 	.id		= UCLASS_IRQ,
288e76187a3SSimon Glass 	.name		= "irq",
289e76187a3SSimon Glass };
290