1fea25720SGraeme Russ /* 2fea25720SGraeme Russ * (C) Copyright 2008-2011 3fea25720SGraeme Russ * Graeme Russ, <graeme.russ@gmail.com> 4fea25720SGraeme Russ * 5fea25720SGraeme Russ * (C) Copyright 2002 6fa82f871SAlbert ARIBAUD * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se> 7fea25720SGraeme Russ * 8fea25720SGraeme Russ * (C) Copyright 2002 9fea25720SGraeme Russ * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 10fea25720SGraeme Russ * Marius Groeger <mgroeger@sysgo.de> 11fea25720SGraeme Russ * 12fea25720SGraeme Russ * (C) Copyright 2002 13fea25720SGraeme Russ * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 14fea25720SGraeme Russ * Alex Zuepke <azu@sysgo.de> 15fea25720SGraeme Russ * 1652f952bfSBin Meng * Part of this file is adapted from coreboot 1752f952bfSBin Meng * src/arch/x86/lib/cpu.c 1852f952bfSBin Meng * 191a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 20fea25720SGraeme Russ */ 21fea25720SGraeme Russ 22fea25720SGraeme Russ #include <common.h> 23fea25720SGraeme Russ #include <command.h> 246e6f4ce4SBin Meng #include <dm.h> 25200182a7SSimon Glass #include <errno.h> 26200182a7SSimon Glass #include <malloc.h> 27095593c0SStefan Reinauer #include <asm/control_regs.h> 28200182a7SSimon Glass #include <asm/cpu.h> 296e6f4ce4SBin Meng #include <asm/lapic.h> 306e6f4ce4SBin Meng #include <asm/mp.h> 3143dd22f5SBin Meng #include <asm/msr.h> 3243dd22f5SBin Meng #include <asm/mtrr.h> 33a49e3c7fSSimon Glass #include <asm/post.h> 34fea25720SGraeme Russ #include <asm/processor.h> 35fea25720SGraeme Russ #include <asm/processor-flags.h> 36fea25720SGraeme Russ #include <asm/interrupt.h> 375e2400e8SBin Meng #include <asm/tables.h> 3860a9b6bfSGabe Black #include <linux/compiler.h> 39fea25720SGraeme Russ 4052f952bfSBin Meng DECLARE_GLOBAL_DATA_PTR; 4152f952bfSBin Meng 42fea25720SGraeme Russ /* 43fea25720SGraeme Russ * Constructor for a conventional segment GDT (or LDT) entry 44fea25720SGraeme Russ * This is a macro so it can be used in initialisers 45fea25720SGraeme Russ */ 46fea25720SGraeme Russ #define GDT_ENTRY(flags, base, limit) \ 47fea25720SGraeme Russ ((((base) & 0xff000000ULL) << (56-24)) | \ 48fea25720SGraeme Russ (((flags) & 0x0000f0ffULL) << 40) | \ 49fea25720SGraeme Russ (((limit) & 0x000f0000ULL) << (48-16)) | \ 50fea25720SGraeme Russ (((base) & 0x00ffffffULL) << 16) | \ 51fea25720SGraeme Russ (((limit) & 0x0000ffffULL))) 52fea25720SGraeme Russ 53fea25720SGraeme Russ struct gdt_ptr { 54fea25720SGraeme Russ u16 len; 55fea25720SGraeme Russ u32 ptr; 56717979fdSGraeme Russ } __packed; 57fea25720SGraeme Russ 5852f952bfSBin Meng struct cpu_device_id { 5952f952bfSBin Meng unsigned vendor; 6052f952bfSBin Meng unsigned device; 6152f952bfSBin Meng }; 6252f952bfSBin Meng 6352f952bfSBin Meng struct cpuinfo_x86 { 6452f952bfSBin Meng uint8_t x86; /* CPU family */ 6552f952bfSBin Meng uint8_t x86_vendor; /* CPU vendor */ 6652f952bfSBin Meng uint8_t x86_model; 6752f952bfSBin Meng uint8_t x86_mask; 6852f952bfSBin Meng }; 6952f952bfSBin Meng 7052f952bfSBin Meng /* 7152f952bfSBin Meng * List of cpu vendor strings along with their normalized 7252f952bfSBin Meng * id values. 7352f952bfSBin Meng */ 7452f952bfSBin Meng static struct { 7552f952bfSBin Meng int vendor; 7652f952bfSBin Meng const char *name; 7752f952bfSBin Meng } x86_vendors[] = { 7852f952bfSBin Meng { X86_VENDOR_INTEL, "GenuineIntel", }, 7952f952bfSBin Meng { X86_VENDOR_CYRIX, "CyrixInstead", }, 8052f952bfSBin Meng { X86_VENDOR_AMD, "AuthenticAMD", }, 8152f952bfSBin Meng { X86_VENDOR_UMC, "UMC UMC UMC ", }, 8252f952bfSBin Meng { X86_VENDOR_NEXGEN, "NexGenDriven", }, 8352f952bfSBin Meng { X86_VENDOR_CENTAUR, "CentaurHauls", }, 8452f952bfSBin Meng { X86_VENDOR_RISE, "RiseRiseRise", }, 8552f952bfSBin Meng { X86_VENDOR_TRANSMETA, "GenuineTMx86", }, 8652f952bfSBin Meng { X86_VENDOR_TRANSMETA, "TransmetaCPU", }, 8752f952bfSBin Meng { X86_VENDOR_NSC, "Geode by NSC", }, 8852f952bfSBin Meng { X86_VENDOR_SIS, "SiS SiS SiS ", }, 8952f952bfSBin Meng }; 9052f952bfSBin Meng 9152f952bfSBin Meng static const char *const x86_vendor_name[] = { 9252f952bfSBin Meng [X86_VENDOR_INTEL] = "Intel", 9352f952bfSBin Meng [X86_VENDOR_CYRIX] = "Cyrix", 9452f952bfSBin Meng [X86_VENDOR_AMD] = "AMD", 9552f952bfSBin Meng [X86_VENDOR_UMC] = "UMC", 9652f952bfSBin Meng [X86_VENDOR_NEXGEN] = "NexGen", 9752f952bfSBin Meng [X86_VENDOR_CENTAUR] = "Centaur", 9852f952bfSBin Meng [X86_VENDOR_RISE] = "Rise", 9952f952bfSBin Meng [X86_VENDOR_TRANSMETA] = "Transmeta", 10052f952bfSBin Meng [X86_VENDOR_NSC] = "NSC", 10152f952bfSBin Meng [X86_VENDOR_SIS] = "SiS", 10252f952bfSBin Meng }; 10352f952bfSBin Meng 10474bfbe1bSGraeme Russ static void load_ds(u32 segment) 105fea25720SGraeme Russ { 10674bfbe1bSGraeme Russ asm volatile("movl %0, %%ds" : : "r" (segment * X86_GDT_ENTRY_SIZE)); 10774bfbe1bSGraeme Russ } 108fea25720SGraeme Russ 10974bfbe1bSGraeme Russ static void load_es(u32 segment) 11074bfbe1bSGraeme Russ { 11174bfbe1bSGraeme Russ asm volatile("movl %0, %%es" : : "r" (segment * X86_GDT_ENTRY_SIZE)); 11274bfbe1bSGraeme Russ } 113fea25720SGraeme Russ 11474bfbe1bSGraeme Russ static void load_fs(u32 segment) 11574bfbe1bSGraeme Russ { 11674bfbe1bSGraeme Russ asm volatile("movl %0, %%fs" : : "r" (segment * X86_GDT_ENTRY_SIZE)); 11774bfbe1bSGraeme Russ } 11874bfbe1bSGraeme Russ 11974bfbe1bSGraeme Russ static void load_gs(u32 segment) 12074bfbe1bSGraeme Russ { 12174bfbe1bSGraeme Russ asm volatile("movl %0, %%gs" : : "r" (segment * X86_GDT_ENTRY_SIZE)); 12274bfbe1bSGraeme Russ } 12374bfbe1bSGraeme Russ 12474bfbe1bSGraeme Russ static void load_ss(u32 segment) 12574bfbe1bSGraeme Russ { 12674bfbe1bSGraeme Russ asm volatile("movl %0, %%ss" : : "r" (segment * X86_GDT_ENTRY_SIZE)); 12774bfbe1bSGraeme Russ } 12874bfbe1bSGraeme Russ 12974bfbe1bSGraeme Russ static void load_gdt(const u64 *boot_gdt, u16 num_entries) 13074bfbe1bSGraeme Russ { 13174bfbe1bSGraeme Russ struct gdt_ptr gdt; 13274bfbe1bSGraeme Russ 133e34aef1dSSimon Glass gdt.len = (num_entries * X86_GDT_ENTRY_SIZE) - 1; 13474bfbe1bSGraeme Russ gdt.ptr = (u32)boot_gdt; 13574bfbe1bSGraeme Russ 13674bfbe1bSGraeme Russ asm volatile("lgdtl %0\n" : : "m" (gdt)); 137fea25720SGraeme Russ } 138fea25720SGraeme Russ 1399e6c572fSGraeme Russ void setup_gdt(gd_t *id, u64 *gdt_addr) 1409e6c572fSGraeme Russ { 14152845296SSimon Glass id->arch.gdt = gdt_addr; 1429e6c572fSGraeme Russ /* CS: code, read/execute, 4 GB, base 0 */ 1439e6c572fSGraeme Russ gdt_addr[X86_GDT_ENTRY_32BIT_CS] = GDT_ENTRY(0xc09b, 0, 0xfffff); 1449e6c572fSGraeme Russ 1459e6c572fSGraeme Russ /* DS: data, read/write, 4 GB, base 0 */ 1469e6c572fSGraeme Russ gdt_addr[X86_GDT_ENTRY_32BIT_DS] = GDT_ENTRY(0xc093, 0, 0xfffff); 1479e6c572fSGraeme Russ 1489e6c572fSGraeme Russ /* FS: data, read/write, 4 GB, base (Global Data Pointer) */ 1495a35e6c4SSimon Glass id->arch.gd_addr = id; 1500cecc3b6SSimon Glass gdt_addr[X86_GDT_ENTRY_32BIT_FS] = GDT_ENTRY(0xc093, 1515a35e6c4SSimon Glass (ulong)&id->arch.gd_addr, 0xfffff); 1529e6c572fSGraeme Russ 1539e6c572fSGraeme Russ /* 16-bit CS: code, read/execute, 64 kB, base 0 */ 154e34aef1dSSimon Glass gdt_addr[X86_GDT_ENTRY_16BIT_CS] = GDT_ENTRY(0x009b, 0, 0x0ffff); 1559e6c572fSGraeme Russ 1569e6c572fSGraeme Russ /* 16-bit DS: data, read/write, 64 kB, base 0 */ 157e34aef1dSSimon Glass gdt_addr[X86_GDT_ENTRY_16BIT_DS] = GDT_ENTRY(0x0093, 0, 0x0ffff); 158e34aef1dSSimon Glass 159e34aef1dSSimon Glass gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_CS] = GDT_ENTRY(0x809b, 0, 0xfffff); 160e34aef1dSSimon Glass gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_DS] = GDT_ENTRY(0x8093, 0, 0xfffff); 1619e6c572fSGraeme Russ 1629e6c572fSGraeme Russ load_gdt(gdt_addr, X86_GDT_NUM_ENTRIES); 1639e6c572fSGraeme Russ load_ds(X86_GDT_ENTRY_32BIT_DS); 1649e6c572fSGraeme Russ load_es(X86_GDT_ENTRY_32BIT_DS); 1659e6c572fSGraeme Russ load_gs(X86_GDT_ENTRY_32BIT_DS); 1669e6c572fSGraeme Russ load_ss(X86_GDT_ENTRY_32BIT_DS); 1679e6c572fSGraeme Russ load_fs(X86_GDT_ENTRY_32BIT_FS); 1689e6c572fSGraeme Russ } 1699e6c572fSGraeme Russ 170002610f6SBin Meng #ifdef CONFIG_HAVE_FSP 171002610f6SBin Meng /* 172002610f6SBin Meng * Setup FSP execution environment GDT 173002610f6SBin Meng * 174002610f6SBin Meng * Per Intel FSP external architecture specification, before calling any FSP 175002610f6SBin Meng * APIs, we need make sure the system is in flat 32-bit mode and both the code 176002610f6SBin Meng * and data selectors should have full 4GB access range. Here we reuse the one 177002610f6SBin Meng * we used in arch/x86/cpu/start16.S, and reload the segement registers. 178002610f6SBin Meng */ 179002610f6SBin Meng void setup_fsp_gdt(void) 180002610f6SBin Meng { 181002610f6SBin Meng load_gdt((const u64 *)(gdt_rom + CONFIG_RESET_SEG_START), 4); 182002610f6SBin Meng load_ds(X86_GDT_ENTRY_32BIT_DS); 183002610f6SBin Meng load_ss(X86_GDT_ENTRY_32BIT_DS); 184002610f6SBin Meng load_es(X86_GDT_ENTRY_32BIT_DS); 185002610f6SBin Meng load_fs(X86_GDT_ENTRY_32BIT_DS); 186002610f6SBin Meng load_gs(X86_GDT_ENTRY_32BIT_DS); 187002610f6SBin Meng } 188002610f6SBin Meng #endif 189002610f6SBin Meng 190f30fc4deSGabe Black int __weak x86_cleanup_before_linux(void) 191f30fc4deSGabe Black { 1927949703aSSimon Glass #ifdef CONFIG_BOOTSTAGE_STASH 193ee2b2434SSimon Glass bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR, 1947949703aSSimon Glass CONFIG_BOOTSTAGE_STASH_SIZE); 1957949703aSSimon Glass #endif 1967949703aSSimon Glass 197f30fc4deSGabe Black return 0; 198f30fc4deSGabe Black } 199f30fc4deSGabe Black 20052f952bfSBin Meng /* 20152f952bfSBin Meng * Cyrix CPUs without cpuid or with cpuid not yet enabled can be detected 20252f952bfSBin Meng * by the fact that they preserve the flags across the division of 5/2. 20352f952bfSBin Meng * PII and PPro exhibit this behavior too, but they have cpuid available. 20452f952bfSBin Meng */ 20552f952bfSBin Meng 20652f952bfSBin Meng /* 20752f952bfSBin Meng * Perform the Cyrix 5/2 test. A Cyrix won't change 20852f952bfSBin Meng * the flags, while other 486 chips will. 20952f952bfSBin Meng */ 21052f952bfSBin Meng static inline int test_cyrix_52div(void) 21152f952bfSBin Meng { 21252f952bfSBin Meng unsigned int test; 21352f952bfSBin Meng 21452f952bfSBin Meng __asm__ __volatile__( 21552f952bfSBin Meng "sahf\n\t" /* clear flags (%eax = 0x0005) */ 21652f952bfSBin Meng "div %b2\n\t" /* divide 5 by 2 */ 21752f952bfSBin Meng "lahf" /* store flags into %ah */ 21852f952bfSBin Meng : "=a" (test) 21952f952bfSBin Meng : "0" (5), "q" (2) 22052f952bfSBin Meng : "cc"); 22152f952bfSBin Meng 22252f952bfSBin Meng /* AH is 0x02 on Cyrix after the divide.. */ 22352f952bfSBin Meng return (unsigned char) (test >> 8) == 0x02; 22452f952bfSBin Meng } 22552f952bfSBin Meng 22652f952bfSBin Meng /* 22752f952bfSBin Meng * Detect a NexGen CPU running without BIOS hypercode new enough 22852f952bfSBin Meng * to have CPUID. (Thanks to Herbert Oppmann) 22952f952bfSBin Meng */ 23052f952bfSBin Meng 23152f952bfSBin Meng static int deep_magic_nexgen_probe(void) 23252f952bfSBin Meng { 23352f952bfSBin Meng int ret; 23452f952bfSBin Meng 23552f952bfSBin Meng __asm__ __volatile__ ( 23652f952bfSBin Meng " movw $0x5555, %%ax\n" 23752f952bfSBin Meng " xorw %%dx,%%dx\n" 23852f952bfSBin Meng " movw $2, %%cx\n" 23952f952bfSBin Meng " divw %%cx\n" 24052f952bfSBin Meng " movl $0, %%eax\n" 24152f952bfSBin Meng " jnz 1f\n" 24252f952bfSBin Meng " movl $1, %%eax\n" 24352f952bfSBin Meng "1:\n" 24452f952bfSBin Meng : "=a" (ret) : : "cx", "dx"); 24552f952bfSBin Meng return ret; 24652f952bfSBin Meng } 24752f952bfSBin Meng 24852f952bfSBin Meng static bool has_cpuid(void) 24952f952bfSBin Meng { 25052f952bfSBin Meng return flag_is_changeable_p(X86_EFLAGS_ID); 25152f952bfSBin Meng } 25252f952bfSBin Meng 25349491669SBin Meng static bool has_mtrr(void) 25449491669SBin Meng { 25549491669SBin Meng return cpuid_edx(0x00000001) & (1 << 12) ? true : false; 25649491669SBin Meng } 25749491669SBin Meng 25852f952bfSBin Meng static int build_vendor_name(char *vendor_name) 25952f952bfSBin Meng { 26052f952bfSBin Meng struct cpuid_result result; 26152f952bfSBin Meng result = cpuid(0x00000000); 26252f952bfSBin Meng unsigned int *name_as_ints = (unsigned int *)vendor_name; 26352f952bfSBin Meng 26452f952bfSBin Meng name_as_ints[0] = result.ebx; 26552f952bfSBin Meng name_as_ints[1] = result.edx; 26652f952bfSBin Meng name_as_ints[2] = result.ecx; 26752f952bfSBin Meng 26852f952bfSBin Meng return result.eax; 26952f952bfSBin Meng } 27052f952bfSBin Meng 27152f952bfSBin Meng static void identify_cpu(struct cpu_device_id *cpu) 27252f952bfSBin Meng { 27352f952bfSBin Meng char vendor_name[16]; 27452f952bfSBin Meng int i; 27552f952bfSBin Meng 27652f952bfSBin Meng vendor_name[0] = '\0'; /* Unset */ 2776cba6b92SSimon Glass cpu->device = 0; /* fix gcc 4.4.4 warning */ 27852f952bfSBin Meng 27952f952bfSBin Meng /* Find the id and vendor_name */ 28052f952bfSBin Meng if (!has_cpuid()) { 28152f952bfSBin Meng /* Its a 486 if we can modify the AC flag */ 28252f952bfSBin Meng if (flag_is_changeable_p(X86_EFLAGS_AC)) 28352f952bfSBin Meng cpu->device = 0x00000400; /* 486 */ 28452f952bfSBin Meng else 28552f952bfSBin Meng cpu->device = 0x00000300; /* 386 */ 28652f952bfSBin Meng if ((cpu->device == 0x00000400) && test_cyrix_52div()) { 28752f952bfSBin Meng memcpy(vendor_name, "CyrixInstead", 13); 28852f952bfSBin Meng /* If we ever care we can enable cpuid here */ 28952f952bfSBin Meng } 29052f952bfSBin Meng /* Detect NexGen with old hypercode */ 29152f952bfSBin Meng else if (deep_magic_nexgen_probe()) 29252f952bfSBin Meng memcpy(vendor_name, "NexGenDriven", 13); 29352f952bfSBin Meng } 29452f952bfSBin Meng if (has_cpuid()) { 29552f952bfSBin Meng int cpuid_level; 29652f952bfSBin Meng 29752f952bfSBin Meng cpuid_level = build_vendor_name(vendor_name); 29852f952bfSBin Meng vendor_name[12] = '\0'; 29952f952bfSBin Meng 30052f952bfSBin Meng /* Intel-defined flags: level 0x00000001 */ 30152f952bfSBin Meng if (cpuid_level >= 0x00000001) { 30252f952bfSBin Meng cpu->device = cpuid_eax(0x00000001); 30352f952bfSBin Meng } else { 30452f952bfSBin Meng /* Have CPUID level 0 only unheard of */ 30552f952bfSBin Meng cpu->device = 0x00000400; 30652f952bfSBin Meng } 30752f952bfSBin Meng } 30852f952bfSBin Meng cpu->vendor = X86_VENDOR_UNKNOWN; 30952f952bfSBin Meng for (i = 0; i < ARRAY_SIZE(x86_vendors); i++) { 31052f952bfSBin Meng if (memcmp(vendor_name, x86_vendors[i].name, 12) == 0) { 31152f952bfSBin Meng cpu->vendor = x86_vendors[i].vendor; 31252f952bfSBin Meng break; 31352f952bfSBin Meng } 31452f952bfSBin Meng } 31552f952bfSBin Meng } 31652f952bfSBin Meng 31752f952bfSBin Meng static inline void get_fms(struct cpuinfo_x86 *c, uint32_t tfms) 31852f952bfSBin Meng { 31952f952bfSBin Meng c->x86 = (tfms >> 8) & 0xf; 32052f952bfSBin Meng c->x86_model = (tfms >> 4) & 0xf; 32152f952bfSBin Meng c->x86_mask = tfms & 0xf; 32252f952bfSBin Meng if (c->x86 == 0xf) 32352f952bfSBin Meng c->x86 += (tfms >> 20) & 0xff; 32452f952bfSBin Meng if (c->x86 >= 0x6) 32552f952bfSBin Meng c->x86_model += ((tfms >> 16) & 0xF) << 4; 32652f952bfSBin Meng } 32752f952bfSBin Meng 328fea25720SGraeme Russ int x86_cpu_init_f(void) 329fea25720SGraeme Russ { 330fea25720SGraeme Russ const u32 em_rst = ~X86_CR0_EM; 331fea25720SGraeme Russ const u32 mp_ne_set = X86_CR0_MP | X86_CR0_NE; 332fea25720SGraeme Russ 333fea25720SGraeme Russ /* initialize FPU, reset EM, set MP and NE */ 334fea25720SGraeme Russ asm ("fninit\n" \ 335fea25720SGraeme Russ "movl %%cr0, %%eax\n" \ 336fea25720SGraeme Russ "andl %0, %%eax\n" \ 337fea25720SGraeme Russ "orl %1, %%eax\n" \ 338fea25720SGraeme Russ "movl %%eax, %%cr0\n" \ 339fea25720SGraeme Russ : : "i" (em_rst), "i" (mp_ne_set) : "eax"); 340fea25720SGraeme Russ 34152f952bfSBin Meng /* identify CPU via cpuid and store the decoded info into gd->arch */ 34252f952bfSBin Meng if (has_cpuid()) { 34352f952bfSBin Meng struct cpu_device_id cpu; 34452f952bfSBin Meng struct cpuinfo_x86 c; 34552f952bfSBin Meng 34652f952bfSBin Meng identify_cpu(&cpu); 34752f952bfSBin Meng get_fms(&c, cpu.device); 34852f952bfSBin Meng gd->arch.x86 = c.x86; 34952f952bfSBin Meng gd->arch.x86_vendor = cpu.vendor; 35052f952bfSBin Meng gd->arch.x86_model = c.x86_model; 35152f952bfSBin Meng gd->arch.x86_mask = c.x86_mask; 35252f952bfSBin Meng gd->arch.x86_device = cpu.device; 35349491669SBin Meng 35449491669SBin Meng gd->arch.has_mtrr = has_mtrr(); 35552f952bfSBin Meng } 356b9da5086SSimon Glass /* Don't allow PCI region 3 to use memory in the 2-4GB memory hole */ 357b9da5086SSimon Glass gd->pci_ram_top = 0x80000000U; 35852f952bfSBin Meng 35943dd22f5SBin Meng /* Configure fixed range MTRRs for some legacy regions */ 36043dd22f5SBin Meng if (gd->arch.has_mtrr) { 36143dd22f5SBin Meng u64 mtrr_cap; 36243dd22f5SBin Meng 36343dd22f5SBin Meng mtrr_cap = native_read_msr(MTRR_CAP_MSR); 36443dd22f5SBin Meng if (mtrr_cap & MTRR_CAP_FIX) { 36543dd22f5SBin Meng /* Mark the VGA RAM area as uncacheable */ 366*8ba25eecSBin Meng native_write_msr(MTRR_FIX_16K_A0000_MSR, 367*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE), 368*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE)); 36943dd22f5SBin Meng 370*8ba25eecSBin Meng /* 371*8ba25eecSBin Meng * Mark the PCI ROM area as cacheable to improve ROM 372*8ba25eecSBin Meng * execution performance. 373*8ba25eecSBin Meng */ 374*8ba25eecSBin Meng native_write_msr(MTRR_FIX_4K_C0000_MSR, 375*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK), 376*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK)); 377*8ba25eecSBin Meng native_write_msr(MTRR_FIX_4K_C8000_MSR, 378*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK), 379*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK)); 380*8ba25eecSBin Meng native_write_msr(MTRR_FIX_4K_D0000_MSR, 381*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK), 382*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK)); 383*8ba25eecSBin Meng native_write_msr(MTRR_FIX_4K_D8000_MSR, 384*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK), 385*8ba25eecSBin Meng MTRR_FIX_TYPE(MTRR_TYPE_WRBACK)); 38643dd22f5SBin Meng 38743dd22f5SBin Meng /* Enable the fixed range MTRRs */ 38843dd22f5SBin Meng msr_setbits_64(MTRR_DEF_TYPE_MSR, MTRR_DEF_TYPE_FIX_EN); 38943dd22f5SBin Meng } 39043dd22f5SBin Meng } 39143dd22f5SBin Meng 392fea25720SGraeme Russ return 0; 393fea25720SGraeme Russ } 394fea25720SGraeme Russ 395d653244bSGraeme Russ void x86_enable_caches(void) 396d653244bSGraeme Russ { 397095593c0SStefan Reinauer unsigned long cr0; 398fea25720SGraeme Russ 399095593c0SStefan Reinauer cr0 = read_cr0(); 400095593c0SStefan Reinauer cr0 &= ~(X86_CR0_NW | X86_CR0_CD); 401095593c0SStefan Reinauer write_cr0(cr0); 402095593c0SStefan Reinauer wbinvd(); 403d653244bSGraeme Russ } 404d653244bSGraeme Russ void enable_caches(void) __attribute__((weak, alias("x86_enable_caches"))); 405fea25720SGraeme Russ 406095593c0SStefan Reinauer void x86_disable_caches(void) 407095593c0SStefan Reinauer { 408095593c0SStefan Reinauer unsigned long cr0; 409095593c0SStefan Reinauer 410095593c0SStefan Reinauer cr0 = read_cr0(); 411095593c0SStefan Reinauer cr0 |= X86_CR0_NW | X86_CR0_CD; 412095593c0SStefan Reinauer wbinvd(); 413095593c0SStefan Reinauer write_cr0(cr0); 414095593c0SStefan Reinauer wbinvd(); 415095593c0SStefan Reinauer } 416095593c0SStefan Reinauer void disable_caches(void) __attribute__((weak, alias("x86_disable_caches"))); 417095593c0SStefan Reinauer 418d653244bSGraeme Russ int x86_init_cache(void) 419d653244bSGraeme Russ { 420d653244bSGraeme Russ enable_caches(); 421d653244bSGraeme Russ 422fea25720SGraeme Russ return 0; 423fea25720SGraeme Russ } 424d653244bSGraeme Russ int init_cache(void) __attribute__((weak, alias("x86_init_cache"))); 425fea25720SGraeme Russ 426fea25720SGraeme Russ int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 427fea25720SGraeme Russ { 428fea25720SGraeme Russ printf("resetting ...\n"); 429fea25720SGraeme Russ 430fea25720SGraeme Russ /* wait 50 ms */ 431fea25720SGraeme Russ udelay(50000); 432fea25720SGraeme Russ disable_interrupts(); 433fea25720SGraeme Russ reset_cpu(0); 434fea25720SGraeme Russ 435fea25720SGraeme Russ /*NOTREACHED*/ 436fea25720SGraeme Russ return 0; 437fea25720SGraeme Russ } 438fea25720SGraeme Russ 439fea25720SGraeme Russ void flush_cache(unsigned long dummy1, unsigned long dummy2) 440fea25720SGraeme Russ { 441fea25720SGraeme Russ asm("wbinvd\n"); 442fea25720SGraeme Russ } 443fea25720SGraeme Russ 444e1ffd817SSimon Glass __weak void reset_cpu(ulong addr) 445fea25720SGraeme Russ { 446ff6a8f3cSSimon Glass /* Do a hard reset through the chipset's reset control register */ 447ff6a8f3cSSimon Glass outb(SYS_RST | RST_CPU, PORT_RESET); 448ff6a8f3cSSimon Glass for (;;) 449ff6a8f3cSSimon Glass cpu_hlt(); 450ff6a8f3cSSimon Glass } 451ff6a8f3cSSimon Glass 452ff6a8f3cSSimon Glass void x86_full_reset(void) 453ff6a8f3cSSimon Glass { 454ff6a8f3cSSimon Glass outb(FULL_RST | SYS_RST | RST_CPU, PORT_RESET); 455fea25720SGraeme Russ } 456095593c0SStefan Reinauer 457095593c0SStefan Reinauer int dcache_status(void) 458095593c0SStefan Reinauer { 459095593c0SStefan Reinauer return !(read_cr0() & 0x40000000); 460095593c0SStefan Reinauer } 461095593c0SStefan Reinauer 462095593c0SStefan Reinauer /* Define these functions to allow ehch-hcd to function */ 463095593c0SStefan Reinauer void flush_dcache_range(unsigned long start, unsigned long stop) 464095593c0SStefan Reinauer { 465095593c0SStefan Reinauer } 466095593c0SStefan Reinauer 467095593c0SStefan Reinauer void invalidate_dcache_range(unsigned long start, unsigned long stop) 468095593c0SStefan Reinauer { 469095593c0SStefan Reinauer } 47089371409SSimon Glass 47189371409SSimon Glass void dcache_enable(void) 47289371409SSimon Glass { 47389371409SSimon Glass enable_caches(); 47489371409SSimon Glass } 47589371409SSimon Glass 47689371409SSimon Glass void dcache_disable(void) 47789371409SSimon Glass { 47889371409SSimon Glass disable_caches(); 47989371409SSimon Glass } 48089371409SSimon Glass 48189371409SSimon Glass void icache_enable(void) 48289371409SSimon Glass { 48389371409SSimon Glass } 48489371409SSimon Glass 48589371409SSimon Glass void icache_disable(void) 48689371409SSimon Glass { 48789371409SSimon Glass } 48889371409SSimon Glass 48989371409SSimon Glass int icache_status(void) 49089371409SSimon Glass { 49189371409SSimon Glass return 1; 49289371409SSimon Glass } 4937bddac94SSimon Glass 4947bddac94SSimon Glass void cpu_enable_paging_pae(ulong cr3) 4957bddac94SSimon Glass { 4967bddac94SSimon Glass __asm__ __volatile__( 4977bddac94SSimon Glass /* Load the page table address */ 4987bddac94SSimon Glass "movl %0, %%cr3\n" 4997bddac94SSimon Glass /* Enable pae */ 5007bddac94SSimon Glass "movl %%cr4, %%eax\n" 5017bddac94SSimon Glass "orl $0x00000020, %%eax\n" 5027bddac94SSimon Glass "movl %%eax, %%cr4\n" 5037bddac94SSimon Glass /* Enable paging */ 5047bddac94SSimon Glass "movl %%cr0, %%eax\n" 5057bddac94SSimon Glass "orl $0x80000000, %%eax\n" 5067bddac94SSimon Glass "movl %%eax, %%cr0\n" 5077bddac94SSimon Glass : 5087bddac94SSimon Glass : "r" (cr3) 5097bddac94SSimon Glass : "eax"); 5107bddac94SSimon Glass } 5117bddac94SSimon Glass 5127bddac94SSimon Glass void cpu_disable_paging_pae(void) 5137bddac94SSimon Glass { 5147bddac94SSimon Glass /* Turn off paging */ 5157bddac94SSimon Glass __asm__ __volatile__ ( 5167bddac94SSimon Glass /* Disable paging */ 5177bddac94SSimon Glass "movl %%cr0, %%eax\n" 5187bddac94SSimon Glass "andl $0x7fffffff, %%eax\n" 5197bddac94SSimon Glass "movl %%eax, %%cr0\n" 5207bddac94SSimon Glass /* Disable pae */ 5217bddac94SSimon Glass "movl %%cr4, %%eax\n" 5227bddac94SSimon Glass "andl $0xffffffdf, %%eax\n" 5237bddac94SSimon Glass "movl %%eax, %%cr4\n" 5247bddac94SSimon Glass : 5257bddac94SSimon Glass : 5267bddac94SSimon Glass : "eax"); 5277bddac94SSimon Glass } 52892cc94a1SSimon Glass 52992cc94a1SSimon Glass static bool can_detect_long_mode(void) 53092cc94a1SSimon Glass { 53152f952bfSBin Meng return cpuid_eax(0x80000000) > 0x80000000UL; 53292cc94a1SSimon Glass } 53392cc94a1SSimon Glass 53492cc94a1SSimon Glass static bool has_long_mode(void) 53592cc94a1SSimon Glass { 53652f952bfSBin Meng return cpuid_edx(0x80000001) & (1 << 29) ? true : false; 53792cc94a1SSimon Glass } 53892cc94a1SSimon Glass 53992cc94a1SSimon Glass int cpu_has_64bit(void) 54092cc94a1SSimon Glass { 54192cc94a1SSimon Glass return has_cpuid() && can_detect_long_mode() && 54292cc94a1SSimon Glass has_long_mode(); 54392cc94a1SSimon Glass } 54492cc94a1SSimon Glass 54552f952bfSBin Meng const char *cpu_vendor_name(int vendor) 54652f952bfSBin Meng { 54752f952bfSBin Meng const char *name; 54852f952bfSBin Meng name = "<invalid cpu vendor>"; 54952f952bfSBin Meng if ((vendor < (ARRAY_SIZE(x86_vendor_name))) && 55052f952bfSBin Meng (x86_vendor_name[vendor] != 0)) 55152f952bfSBin Meng name = x86_vendor_name[vendor]; 55252f952bfSBin Meng 55352f952bfSBin Meng return name; 55452f952bfSBin Meng } 55552f952bfSBin Meng 556727c1a98SSimon Glass char *cpu_get_name(char *name) 55752f952bfSBin Meng { 558727c1a98SSimon Glass unsigned int *name_as_ints = (unsigned int *)name; 55952f952bfSBin Meng struct cpuid_result regs; 560727c1a98SSimon Glass char *ptr; 56152f952bfSBin Meng int i; 56252f952bfSBin Meng 563727c1a98SSimon Glass /* This bit adds up to 48 bytes */ 56452f952bfSBin Meng for (i = 0; i < 3; i++) { 56552f952bfSBin Meng regs = cpuid(0x80000002 + i); 56652f952bfSBin Meng name_as_ints[i * 4 + 0] = regs.eax; 56752f952bfSBin Meng name_as_ints[i * 4 + 1] = regs.ebx; 56852f952bfSBin Meng name_as_ints[i * 4 + 2] = regs.ecx; 56952f952bfSBin Meng name_as_ints[i * 4 + 3] = regs.edx; 57052f952bfSBin Meng } 571727c1a98SSimon Glass name[CPU_MAX_NAME_LEN - 1] = '\0'; 57252f952bfSBin Meng 57352f952bfSBin Meng /* Skip leading spaces. */ 574727c1a98SSimon Glass ptr = name; 575727c1a98SSimon Glass while (*ptr == ' ') 576727c1a98SSimon Glass ptr++; 57752f952bfSBin Meng 578727c1a98SSimon Glass return ptr; 57952f952bfSBin Meng } 58052f952bfSBin Meng 581727c1a98SSimon Glass int default_print_cpuinfo(void) 58292cc94a1SSimon Glass { 58352f952bfSBin Meng printf("CPU: %s, vendor %s, device %xh\n", 58452f952bfSBin Meng cpu_has_64bit() ? "x86_64" : "x86", 58552f952bfSBin Meng cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device); 58692cc94a1SSimon Glass 58792cc94a1SSimon Glass return 0; 58892cc94a1SSimon Glass } 589200182a7SSimon Glass 590200182a7SSimon Glass #define PAGETABLE_SIZE (6 * 4096) 591200182a7SSimon Glass 592200182a7SSimon Glass /** 593200182a7SSimon Glass * build_pagetable() - build a flat 4GiB page table structure for 64-bti mode 594200182a7SSimon Glass * 595200182a7SSimon Glass * @pgtable: Pointer to a 24iKB block of memory 596200182a7SSimon Glass */ 597200182a7SSimon Glass static void build_pagetable(uint32_t *pgtable) 598200182a7SSimon Glass { 599200182a7SSimon Glass uint i; 600200182a7SSimon Glass 601200182a7SSimon Glass memset(pgtable, '\0', PAGETABLE_SIZE); 602200182a7SSimon Glass 603200182a7SSimon Glass /* Level 4 needs a single entry */ 604200182a7SSimon Glass pgtable[0] = (uint32_t)&pgtable[1024] + 7; 605200182a7SSimon Glass 606200182a7SSimon Glass /* Level 3 has one 64-bit entry for each GiB of memory */ 607200182a7SSimon Glass for (i = 0; i < 4; i++) { 608200182a7SSimon Glass pgtable[1024 + i * 2] = (uint32_t)&pgtable[2048] + 609200182a7SSimon Glass 0x1000 * i + 7; 610200182a7SSimon Glass } 611200182a7SSimon Glass 612200182a7SSimon Glass /* Level 2 has 2048 64-bit entries, each repesenting 2MiB */ 613200182a7SSimon Glass for (i = 0; i < 2048; i++) 614200182a7SSimon Glass pgtable[2048 + i * 2] = 0x183 + (i << 21UL); 615200182a7SSimon Glass } 616200182a7SSimon Glass 617200182a7SSimon Glass int cpu_jump_to_64bit(ulong setup_base, ulong target) 618200182a7SSimon Glass { 619200182a7SSimon Glass uint32_t *pgtable; 620200182a7SSimon Glass 621200182a7SSimon Glass pgtable = memalign(4096, PAGETABLE_SIZE); 622200182a7SSimon Glass if (!pgtable) 623200182a7SSimon Glass return -ENOMEM; 624200182a7SSimon Glass 625200182a7SSimon Glass build_pagetable(pgtable); 626200182a7SSimon Glass cpu_call64((ulong)pgtable, setup_base, target); 627200182a7SSimon Glass free(pgtable); 628200182a7SSimon Glass 629200182a7SSimon Glass return -EFAULT; 630200182a7SSimon Glass } 631a49e3c7fSSimon Glass 632a49e3c7fSSimon Glass void show_boot_progress(int val) 633a49e3c7fSSimon Glass { 634a49e3c7fSSimon Glass #if MIN_PORT80_KCLOCKS_DELAY 635a49e3c7fSSimon Glass /* 636a49e3c7fSSimon Glass * Scale the time counter reading to avoid using 64 bit arithmetics. 637a49e3c7fSSimon Glass * Can't use get_timer() here becuase it could be not yet 638a49e3c7fSSimon Glass * initialized or even implemented. 639a49e3c7fSSimon Glass */ 640a49e3c7fSSimon Glass if (!gd->arch.tsc_prev) { 641a49e3c7fSSimon Glass gd->arch.tsc_base_kclocks = rdtsc() / 1000; 642a49e3c7fSSimon Glass gd->arch.tsc_prev = 0; 643a49e3c7fSSimon Glass } else { 644a49e3c7fSSimon Glass uint32_t now; 645a49e3c7fSSimon Glass 646a49e3c7fSSimon Glass do { 647a49e3c7fSSimon Glass now = rdtsc() / 1000 - gd->arch.tsc_base_kclocks; 648a49e3c7fSSimon Glass } while (now < (gd->arch.tsc_prev + MIN_PORT80_KCLOCKS_DELAY)); 649a49e3c7fSSimon Glass gd->arch.tsc_prev = now; 650a49e3c7fSSimon Glass } 651a49e3c7fSSimon Glass #endif 652a49e3c7fSSimon Glass outb(val, POST_PORT); 653a49e3c7fSSimon Glass } 6545e2400e8SBin Meng 6555e2400e8SBin Meng #ifndef CONFIG_SYS_COREBOOT 6565e2400e8SBin Meng int last_stage_init(void) 6575e2400e8SBin Meng { 6585e2400e8SBin Meng write_tables(); 6595e2400e8SBin Meng 6605e2400e8SBin Meng return 0; 6615e2400e8SBin Meng } 6625e2400e8SBin Meng #endif 663bcb0c61eSSimon Glass 6646e6f4ce4SBin Meng #ifdef CONFIG_SMP 6656e6f4ce4SBin Meng static int enable_smis(struct udevice *cpu, void *unused) 6666e6f4ce4SBin Meng { 6676e6f4ce4SBin Meng return 0; 6686e6f4ce4SBin Meng } 6696e6f4ce4SBin Meng 6706e6f4ce4SBin Meng static struct mp_flight_record mp_steps[] = { 6716e6f4ce4SBin Meng MP_FR_BLOCK_APS(mp_init_cpu, NULL, mp_init_cpu, NULL), 6726e6f4ce4SBin Meng /* Wait for APs to finish initialization before proceeding */ 6736e6f4ce4SBin Meng MP_FR_BLOCK_APS(NULL, NULL, enable_smis, NULL), 6746e6f4ce4SBin Meng }; 6756e6f4ce4SBin Meng 6766e6f4ce4SBin Meng static int x86_mp_init(void) 6776e6f4ce4SBin Meng { 6786e6f4ce4SBin Meng struct mp_params mp_params; 6796e6f4ce4SBin Meng 6806e6f4ce4SBin Meng mp_params.parallel_microcode_load = 0, 6816e6f4ce4SBin Meng mp_params.flight_plan = &mp_steps[0]; 6826e6f4ce4SBin Meng mp_params.num_records = ARRAY_SIZE(mp_steps); 6836e6f4ce4SBin Meng mp_params.microcode_pointer = 0; 6846e6f4ce4SBin Meng 6856e6f4ce4SBin Meng if (mp_init(&mp_params)) { 6866e6f4ce4SBin Meng printf("Warning: MP init failure\n"); 6876e6f4ce4SBin Meng return -EIO; 6886e6f4ce4SBin Meng } 6896e6f4ce4SBin Meng 6906e6f4ce4SBin Meng return 0; 6916e6f4ce4SBin Meng } 6926e6f4ce4SBin Meng #endif 6936e6f4ce4SBin Meng 694bcb0c61eSSimon Glass __weak int x86_init_cpus(void) 695bcb0c61eSSimon Glass { 6966e6f4ce4SBin Meng #ifdef CONFIG_SMP 6976e6f4ce4SBin Meng debug("Init additional CPUs\n"); 6986e6f4ce4SBin Meng x86_mp_init(); 6996e6f4ce4SBin Meng #endif 7006e6f4ce4SBin Meng 701bcb0c61eSSimon Glass return 0; 702bcb0c61eSSimon Glass } 703bcb0c61eSSimon Glass 704bcb0c61eSSimon Glass int cpu_init_r(void) 705bcb0c61eSSimon Glass { 706bcb0c61eSSimon Glass return x86_init_cpus(); 707bcb0c61eSSimon Glass } 708