12627c7e2SSimon Glass /*
22627c7e2SSimon Glass * Copyright (c) 2016 Google, Inc
32627c7e2SSimon Glass *
42627c7e2SSimon Glass * From coreboot src/soc/intel/broadwell/romstage/raminit.c
52627c7e2SSimon Glass *
62627c7e2SSimon Glass * SPDX-License-Identifier: GPL-2.0
72627c7e2SSimon Glass */
82627c7e2SSimon Glass
92627c7e2SSimon Glass #include <common.h>
102627c7e2SSimon Glass #include <dm.h>
112627c7e2SSimon Glass #include <pci.h>
122627c7e2SSimon Glass #include <syscon.h>
132627c7e2SSimon Glass #include <asm/cpu.h>
142627c7e2SSimon Glass #include <asm/io.h>
152627c7e2SSimon Glass #include <asm/lpc_common.h>
162627c7e2SSimon Glass #include <asm/mrccache.h>
172627c7e2SSimon Glass #include <asm/mrc_common.h>
182627c7e2SSimon Glass #include <asm/mtrr.h>
192627c7e2SSimon Glass #include <asm/pci.h>
202627c7e2SSimon Glass #include <asm/arch/iomap.h>
212627c7e2SSimon Glass #include <asm/arch/me.h>
222627c7e2SSimon Glass #include <asm/arch/pch.h>
232627c7e2SSimon Glass #include <asm/arch/pei_data.h>
242627c7e2SSimon Glass #include <asm/arch/pm.h>
252627c7e2SSimon Glass
board_get_usable_ram_top(ulong total_size)262627c7e2SSimon Glass ulong board_get_usable_ram_top(ulong total_size)
272627c7e2SSimon Glass {
282627c7e2SSimon Glass return mrc_common_board_get_usable_ram_top(total_size);
292627c7e2SSimon Glass }
302627c7e2SSimon Glass
dram_init_banksize(void)31*76b00acaSSimon Glass int dram_init_banksize(void)
322627c7e2SSimon Glass {
332627c7e2SSimon Glass mrc_common_dram_init_banksize();
34*76b00acaSSimon Glass
35*76b00acaSSimon Glass return 0;
362627c7e2SSimon Glass }
372627c7e2SSimon Glass
broadwell_fill_pei_data(struct pei_data * pei_data)382627c7e2SSimon Glass void broadwell_fill_pei_data(struct pei_data *pei_data)
392627c7e2SSimon Glass {
402627c7e2SSimon Glass pei_data->pei_version = PEI_VERSION;
412627c7e2SSimon Glass pei_data->board_type = BOARD_TYPE_ULT;
422627c7e2SSimon Glass pei_data->pciexbar = MCFG_BASE_ADDRESS;
432627c7e2SSimon Glass pei_data->smbusbar = SMBUS_BASE_ADDRESS;
442627c7e2SSimon Glass pei_data->ehcibar = EARLY_EHCI_BAR;
452627c7e2SSimon Glass pei_data->xhcibar = EARLY_XHCI_BAR;
462627c7e2SSimon Glass pei_data->gttbar = EARLY_GTT_BAR;
472627c7e2SSimon Glass pei_data->pmbase = ACPI_BASE_ADDRESS;
482627c7e2SSimon Glass pei_data->gpiobase = GPIO_BASE_ADDRESS;
492627c7e2SSimon Glass pei_data->tseg_size = CONFIG_SMM_TSEG_SIZE;
502627c7e2SSimon Glass pei_data->temp_mmio_base = EARLY_TEMP_MMIO;
512627c7e2SSimon Glass pei_data->tx_byte = sdram_console_tx_byte;
522627c7e2SSimon Glass pei_data->ddr_refresh_2x = 1;
532627c7e2SSimon Glass }
542627c7e2SSimon Glass
pei_data_usb2_port(struct pei_data * pei_data,int port,uint16_t length,uint8_t enable,uint8_t oc_pin,uint8_t location)552627c7e2SSimon Glass static inline void pei_data_usb2_port(struct pei_data *pei_data, int port,
562627c7e2SSimon Glass uint16_t length, uint8_t enable,
572627c7e2SSimon Glass uint8_t oc_pin, uint8_t location)
582627c7e2SSimon Glass {
592627c7e2SSimon Glass pei_data->usb2_ports[port].length = length;
602627c7e2SSimon Glass pei_data->usb2_ports[port].enable = enable;
612627c7e2SSimon Glass pei_data->usb2_ports[port].oc_pin = oc_pin;
622627c7e2SSimon Glass pei_data->usb2_ports[port].location = location;
632627c7e2SSimon Glass }
642627c7e2SSimon Glass
pei_data_usb3_port(struct pei_data * pei_data,int port,uint8_t enable,uint8_t oc_pin,uint8_t fixed_eq)652627c7e2SSimon Glass static inline void pei_data_usb3_port(struct pei_data *pei_data, int port,
662627c7e2SSimon Glass uint8_t enable, uint8_t oc_pin,
672627c7e2SSimon Glass uint8_t fixed_eq)
682627c7e2SSimon Glass {
692627c7e2SSimon Glass pei_data->usb3_ports[port].enable = enable;
702627c7e2SSimon Glass pei_data->usb3_ports[port].oc_pin = oc_pin;
712627c7e2SSimon Glass pei_data->usb3_ports[port].fixed_eq = fixed_eq;
722627c7e2SSimon Glass }
732627c7e2SSimon Glass
mainboard_fill_pei_data(struct pei_data * pei_data)742627c7e2SSimon Glass void mainboard_fill_pei_data(struct pei_data *pei_data)
752627c7e2SSimon Glass {
762627c7e2SSimon Glass /* DQ byte map for Samus board */
772627c7e2SSimon Glass const u8 dq_map[2][6][2] = {
782627c7e2SSimon Glass { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
792627c7e2SSimon Glass { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
802627c7e2SSimon Glass { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
812627c7e2SSimon Glass { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } } };
822627c7e2SSimon Glass /* DQS CPU<>DRAM map for Samus board */
832627c7e2SSimon Glass const u8 dqs_map[2][8] = {
842627c7e2SSimon Glass { 2, 0, 1, 3, 6, 4, 7, 5 },
852627c7e2SSimon Glass { 2, 1, 0, 3, 6, 5, 4, 7 } };
862627c7e2SSimon Glass
872627c7e2SSimon Glass pei_data->ec_present = 1;
882627c7e2SSimon Glass
892627c7e2SSimon Glass /* One installed DIMM per channel */
902627c7e2SSimon Glass pei_data->dimm_channel0_disabled = 2;
912627c7e2SSimon Glass pei_data->dimm_channel1_disabled = 2;
922627c7e2SSimon Glass
932627c7e2SSimon Glass memcpy(pei_data->dq_map, dq_map, sizeof(dq_map));
942627c7e2SSimon Glass memcpy(pei_data->dqs_map, dqs_map, sizeof(dqs_map));
952627c7e2SSimon Glass
962627c7e2SSimon Glass /* P0: HOST PORT */
972627c7e2SSimon Glass pei_data_usb2_port(pei_data, 0, 0x0080, 1, 0,
982627c7e2SSimon Glass USB_PORT_BACK_PANEL);
992627c7e2SSimon Glass /* P1: HOST PORT */
1002627c7e2SSimon Glass pei_data_usb2_port(pei_data, 1, 0x0080, 1, 1,
1012627c7e2SSimon Glass USB_PORT_BACK_PANEL);
1022627c7e2SSimon Glass /* P2: RAIDEN */
1032627c7e2SSimon Glass pei_data_usb2_port(pei_data, 2, 0x0080, 1, USB_OC_PIN_SKIP,
1042627c7e2SSimon Glass USB_PORT_BACK_PANEL);
1052627c7e2SSimon Glass /* P3: SD CARD */
1062627c7e2SSimon Glass pei_data_usb2_port(pei_data, 3, 0x0040, 1, USB_OC_PIN_SKIP,
1072627c7e2SSimon Glass USB_PORT_INTERNAL);
1082627c7e2SSimon Glass /* P4: RAIDEN */
1092627c7e2SSimon Glass pei_data_usb2_port(pei_data, 4, 0x0080, 1, USB_OC_PIN_SKIP,
1102627c7e2SSimon Glass USB_PORT_BACK_PANEL);
1112627c7e2SSimon Glass /* P5: WWAN (Disabled) */
1122627c7e2SSimon Glass pei_data_usb2_port(pei_data, 5, 0x0000, 0, USB_OC_PIN_SKIP,
1132627c7e2SSimon Glass USB_PORT_SKIP);
1142627c7e2SSimon Glass /* P6: CAMERA */
1152627c7e2SSimon Glass pei_data_usb2_port(pei_data, 6, 0x0040, 1, USB_OC_PIN_SKIP,
1162627c7e2SSimon Glass USB_PORT_INTERNAL);
1172627c7e2SSimon Glass /* P7: BT */
1182627c7e2SSimon Glass pei_data_usb2_port(pei_data, 7, 0x0040, 1, USB_OC_PIN_SKIP,
1192627c7e2SSimon Glass USB_PORT_INTERNAL);
1202627c7e2SSimon Glass
1212627c7e2SSimon Glass /* P1: HOST PORT */
1222627c7e2SSimon Glass pei_data_usb3_port(pei_data, 0, 1, 0, 0);
1232627c7e2SSimon Glass /* P2: HOST PORT */
1242627c7e2SSimon Glass pei_data_usb3_port(pei_data, 1, 1, 1, 0);
1252627c7e2SSimon Glass /* P3: RAIDEN */
1262627c7e2SSimon Glass pei_data_usb3_port(pei_data, 2, 1, USB_OC_PIN_SKIP, 0);
1272627c7e2SSimon Glass /* P4: RAIDEN */
1282627c7e2SSimon Glass pei_data_usb3_port(pei_data, 3, 1, USB_OC_PIN_SKIP, 0);
1292627c7e2SSimon Glass }
1302627c7e2SSimon Glass
get_top_of_ram(struct udevice * dev)1312627c7e2SSimon Glass static unsigned long get_top_of_ram(struct udevice *dev)
1322627c7e2SSimon Glass {
1332627c7e2SSimon Glass /*
1342627c7e2SSimon Glass * Base of DPR is top of usable DRAM below 4GiB. The register has
1352627c7e2SSimon Glass * 1 MiB alignment and reports the TOP of the range, the base
1362627c7e2SSimon Glass * must be calculated from the size in MiB in bits 11:4.
1372627c7e2SSimon Glass */
1382627c7e2SSimon Glass u32 dpr, tom;
1392627c7e2SSimon Glass
1402627c7e2SSimon Glass dm_pci_read_config32(dev, DPR, &dpr);
1412627c7e2SSimon Glass tom = dpr & ~((1 << 20) - 1);
1422627c7e2SSimon Glass
1432627c7e2SSimon Glass debug("dpt %08x tom %08x\n", dpr, tom);
1442627c7e2SSimon Glass /* Subtract DMA Protected Range size if enabled */
1452627c7e2SSimon Glass if (dpr & DPR_EPM)
1462627c7e2SSimon Glass tom -= (dpr & DPR_SIZE_MASK) << 16;
1472627c7e2SSimon Glass
1482627c7e2SSimon Glass return (unsigned long)tom;
1492627c7e2SSimon Glass }
1502627c7e2SSimon Glass
1512627c7e2SSimon Glass /**
1522627c7e2SSimon Glass * sdram_find() - Find available memory
1532627c7e2SSimon Glass *
1542627c7e2SSimon Glass * This is a bit complicated since on x86 there are system memory holes all
1552627c7e2SSimon Glass * over the place. We create a list of available memory blocks
1562627c7e2SSimon Glass *
1572627c7e2SSimon Glass * @dev: Northbridge device
1582627c7e2SSimon Glass */
sdram_find(struct udevice * dev)1592627c7e2SSimon Glass static int sdram_find(struct udevice *dev)
1602627c7e2SSimon Glass {
1612627c7e2SSimon Glass struct memory_info *info = &gd->arch.meminfo;
1622627c7e2SSimon Glass ulong top_of_ram;
1632627c7e2SSimon Glass
1642627c7e2SSimon Glass top_of_ram = get_top_of_ram(dev);
1652627c7e2SSimon Glass mrc_add_memory_area(info, 0, top_of_ram);
1662627c7e2SSimon Glass
1672627c7e2SSimon Glass /* Add MTRRs for memory */
1682627c7e2SSimon Glass mtrr_add_request(MTRR_TYPE_WRBACK, 0, 2ULL << 30);
1692627c7e2SSimon Glass
1702627c7e2SSimon Glass return 0;
1712627c7e2SSimon Glass }
1722627c7e2SSimon Glass
prepare_mrc_cache(struct pei_data * pei_data)1732627c7e2SSimon Glass static int prepare_mrc_cache(struct pei_data *pei_data)
1742627c7e2SSimon Glass {
1752627c7e2SSimon Glass struct mrc_data_container *mrc_cache;
1762627c7e2SSimon Glass struct mrc_region entry;
1772627c7e2SSimon Glass int ret;
1782627c7e2SSimon Glass
1792627c7e2SSimon Glass ret = mrccache_get_region(NULL, &entry);
1802627c7e2SSimon Glass if (ret)
1812627c7e2SSimon Glass return ret;
1822627c7e2SSimon Glass mrc_cache = mrccache_find_current(&entry);
1832627c7e2SSimon Glass if (!mrc_cache)
1842627c7e2SSimon Glass return -ENOENT;
1852627c7e2SSimon Glass
1862627c7e2SSimon Glass pei_data->saved_data = mrc_cache->data;
1872627c7e2SSimon Glass pei_data->saved_data_size = mrc_cache->data_size;
1882627c7e2SSimon Glass debug("%s: at %p, size %x checksum %04x\n", __func__,
1892627c7e2SSimon Glass pei_data->saved_data, pei_data->saved_data_size,
1902627c7e2SSimon Glass mrc_cache->checksum);
1912627c7e2SSimon Glass
1922627c7e2SSimon Glass return 0;
1932627c7e2SSimon Glass }
1942627c7e2SSimon Glass
dram_init(void)1952627c7e2SSimon Glass int dram_init(void)
1962627c7e2SSimon Glass {
1972627c7e2SSimon Glass struct pei_data _pei_data __aligned(8);
1982627c7e2SSimon Glass struct pei_data *pei_data = &_pei_data;
1992627c7e2SSimon Glass struct udevice *dev, *me_dev, *pch_dev;
2002627c7e2SSimon Glass struct chipset_power_state ps;
2012627c7e2SSimon Glass const void *spd_data;
2022627c7e2SSimon Glass int ret, size;
2032627c7e2SSimon Glass
2042627c7e2SSimon Glass memset(pei_data, '\0', sizeof(struct pei_data));
2052627c7e2SSimon Glass
2062627c7e2SSimon Glass /* Print ME state before MRC */
2072627c7e2SSimon Glass ret = syscon_get_by_driver_data(X86_SYSCON_ME, &me_dev);
2082627c7e2SSimon Glass if (ret)
2092627c7e2SSimon Glass return ret;
2102627c7e2SSimon Glass intel_me_status(me_dev);
2112627c7e2SSimon Glass
2122627c7e2SSimon Glass /* Save ME HSIO version */
2132627c7e2SSimon Glass ret = uclass_first_device(UCLASS_PCH, &pch_dev);
2142627c7e2SSimon Glass if (ret)
2152627c7e2SSimon Glass return ret;
2162627c7e2SSimon Glass if (!pch_dev)
2172627c7e2SSimon Glass return -ENODEV;
2182627c7e2SSimon Glass power_state_get(pch_dev, &ps);
2192627c7e2SSimon Glass
2202627c7e2SSimon Glass intel_me_hsio_version(me_dev, &ps.hsio_version, &ps.hsio_checksum);
2212627c7e2SSimon Glass
2222627c7e2SSimon Glass broadwell_fill_pei_data(pei_data);
2232627c7e2SSimon Glass mainboard_fill_pei_data(pei_data);
2242627c7e2SSimon Glass
2252627c7e2SSimon Glass ret = uclass_first_device(UCLASS_NORTHBRIDGE, &dev);
2262627c7e2SSimon Glass if (ret)
2272627c7e2SSimon Glass return ret;
2282627c7e2SSimon Glass if (!dev)
2292627c7e2SSimon Glass return -ENODEV;
2302627c7e2SSimon Glass size = 256;
2312627c7e2SSimon Glass ret = mrc_locate_spd(dev, size, &spd_data);
2322627c7e2SSimon Glass if (ret)
2332627c7e2SSimon Glass return ret;
2342627c7e2SSimon Glass memcpy(pei_data->spd_data[0][0], spd_data, size);
2352627c7e2SSimon Glass memcpy(pei_data->spd_data[1][0], spd_data, size);
2362627c7e2SSimon Glass
2372627c7e2SSimon Glass ret = prepare_mrc_cache(pei_data);
2382627c7e2SSimon Glass if (ret)
2392627c7e2SSimon Glass debug("prepare_mrc_cache failed: %d\n", ret);
2402627c7e2SSimon Glass
2412627c7e2SSimon Glass debug("PEI version %#x\n", pei_data->pei_version);
2422627c7e2SSimon Glass ret = mrc_common_init(dev, pei_data, true);
2432627c7e2SSimon Glass if (ret)
2442627c7e2SSimon Glass return ret;
2452627c7e2SSimon Glass debug("Memory init done\n");
2462627c7e2SSimon Glass
2472627c7e2SSimon Glass ret = sdram_find(dev);
2482627c7e2SSimon Glass if (ret)
2492627c7e2SSimon Glass return ret;
2502627c7e2SSimon Glass gd->ram_size = gd->arch.meminfo.total_32bit_memory;
2512627c7e2SSimon Glass debug("RAM size %llx\n", (unsigned long long)gd->ram_size);
2522627c7e2SSimon Glass
2532627c7e2SSimon Glass debug("MRC output data length %#x at %p\n", pei_data->data_to_save_size,
2542627c7e2SSimon Glass pei_data->data_to_save);
2552627c7e2SSimon Glass /* S3 resume: don't save scrambler seed or MRC data */
2562627c7e2SSimon Glass if (pei_data->boot_mode != SLEEP_STATE_S3) {
2572627c7e2SSimon Glass /*
2582627c7e2SSimon Glass * This will be copied to SDRAM in reserve_arch(), then written
2592627c7e2SSimon Glass * to SPI flash in mrccache_save()
2602627c7e2SSimon Glass */
2612627c7e2SSimon Glass gd->arch.mrc_output = (char *)pei_data->data_to_save;
2622627c7e2SSimon Glass gd->arch.mrc_output_len = pei_data->data_to_save_size;
2632627c7e2SSimon Glass }
2642627c7e2SSimon Glass gd->arch.pei_meminfo = pei_data->meminfo;
2652627c7e2SSimon Glass
2662627c7e2SSimon Glass return 0;
2672627c7e2SSimon Glass }
2682627c7e2SSimon Glass
2692627c7e2SSimon Glass /* Use this hook to save our SDRAM parameters */
misc_init_r(void)2702627c7e2SSimon Glass int misc_init_r(void)
2712627c7e2SSimon Glass {
2722627c7e2SSimon Glass int ret;
2732627c7e2SSimon Glass
2742627c7e2SSimon Glass ret = mrccache_save();
2752627c7e2SSimon Glass if (ret)
2762627c7e2SSimon Glass printf("Unable to save MRC data: %d\n", ret);
2772627c7e2SSimon Glass else
2782627c7e2SSimon Glass debug("Saved MRC cache data\n");
2792627c7e2SSimon Glass
2802627c7e2SSimon Glass return 0;
2812627c7e2SSimon Glass }
2822627c7e2SSimon Glass
board_debug_uart_init(void)2832627c7e2SSimon Glass void board_debug_uart_init(void)
2842627c7e2SSimon Glass {
2852627c7e2SSimon Glass struct udevice *bus = NULL;
2862627c7e2SSimon Glass
2872627c7e2SSimon Glass /* com1 / com2 decode range */
2882627c7e2SSimon Glass pci_x86_write_config(bus, PCH_DEV_LPC, LPC_IO_DEC, 1 << 4, PCI_SIZE_16);
2892627c7e2SSimon Glass
2902627c7e2SSimon Glass pci_x86_write_config(bus, PCH_DEV_LPC, LPC_EN, COMA_LPC_EN,
2912627c7e2SSimon Glass PCI_SIZE_16);
2922627c7e2SSimon Glass }
2932627c7e2SSimon Glass
2942627c7e2SSimon Glass static const struct udevice_id broadwell_syscon_ids[] = {
2952627c7e2SSimon Glass { .compatible = "intel,me", .data = X86_SYSCON_ME },
2962627c7e2SSimon Glass { }
2972627c7e2SSimon Glass };
2982627c7e2SSimon Glass
2992627c7e2SSimon Glass U_BOOT_DRIVER(syscon_intel_me) = {
3002627c7e2SSimon Glass .name = "intel_me_syscon",
3012627c7e2SSimon Glass .id = UCLASS_SYSCON,
3022627c7e2SSimon Glass .of_match = broadwell_syscon_ids,
3032627c7e2SSimon Glass };
304