xref: /rk3399_rockchip-uboot/arch/x86/cpu/baytrail/fsp_configs.c (revision f0a1ad469871eaca59037d0b9a74907f2d551533)
13a1a18ffSSimon Glass /*
23a1a18ffSSimon Glass  * Copyright (C) 2013, Intel Corporation
33a1a18ffSSimon Glass  * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
4f3b84a30SAndrew Bradford  * Copyright (C) 2015, Kodak Alaris, Inc
53a1a18ffSSimon Glass  *
63a1a18ffSSimon Glass  * SPDX-License-Identifier:	Intel
73a1a18ffSSimon Glass  */
83a1a18ffSSimon Glass 
93a1a18ffSSimon Glass #include <common.h>
10f3b84a30SAndrew Bradford #include <fdtdec.h>
113a1a18ffSSimon Glass #include <asm/arch/fsp/azalia.h>
123a1a18ffSSimon Glass #include <asm/fsp/fsp_support.h>
133a1a18ffSSimon Glass 
14f3b84a30SAndrew Bradford DECLARE_GLOBAL_DATA_PTR;
15f3b84a30SAndrew Bradford 
163a1a18ffSSimon Glass /* ALC262 Verb Table - 10EC0262 */
173a1a18ffSSimon Glass static const uint32_t verb_table_data13[] = {
183a1a18ffSSimon Glass 	/* Pin Complex (NID 0x11) */
193a1a18ffSSimon Glass 	0x01171cf0,
203a1a18ffSSimon Glass 	0x01171d11,
213a1a18ffSSimon Glass 	0x01171e11,
223a1a18ffSSimon Glass 	0x01171f41,
233a1a18ffSSimon Glass 	/* Pin Complex (NID 0x12) */
243a1a18ffSSimon Glass 	0x01271cf0,
253a1a18ffSSimon Glass 	0x01271d11,
263a1a18ffSSimon Glass 	0x01271e11,
273a1a18ffSSimon Glass 	0x01271f41,
283a1a18ffSSimon Glass 	/* Pin Complex (NID 0x14) */
293a1a18ffSSimon Glass 	0x01471c10,
303a1a18ffSSimon Glass 	0x01471d40,
313a1a18ffSSimon Glass 	0x01471e01,
323a1a18ffSSimon Glass 	0x01471f01,
333a1a18ffSSimon Glass 	/* Pin Complex (NID 0x15) */
343a1a18ffSSimon Glass 	0x01571cf0,
353a1a18ffSSimon Glass 	0x01571d11,
363a1a18ffSSimon Glass 	0x01571e11,
373a1a18ffSSimon Glass 	0x01571f41,
383a1a18ffSSimon Glass 	/* Pin Complex (NID 0x16) */
393a1a18ffSSimon Glass 	0x01671cf0,
403a1a18ffSSimon Glass 	0x01671d11,
413a1a18ffSSimon Glass 	0x01671e11,
423a1a18ffSSimon Glass 	0x01671f41,
433a1a18ffSSimon Glass 	/* Pin Complex (NID 0x18) */
443a1a18ffSSimon Glass 	0x01871c20,
453a1a18ffSSimon Glass 	0x01871d98,
463a1a18ffSSimon Glass 	0x01871ea1,
473a1a18ffSSimon Glass 	0x01871f01,
483a1a18ffSSimon Glass 	/* Pin Complex (NID 0x19) */
493a1a18ffSSimon Glass 	0x01971c21,
503a1a18ffSSimon Glass 	0x01971d98,
513a1a18ffSSimon Glass 	0x01971ea1,
523a1a18ffSSimon Glass 	0x01971f02,
533a1a18ffSSimon Glass 	/* Pin Complex (NID 0x1A) */
543a1a18ffSSimon Glass 	0x01a71c2f,
553a1a18ffSSimon Glass 	0x01a71d30,
563a1a18ffSSimon Glass 	0x01a71e81,
573a1a18ffSSimon Glass 	0x01a71f01,
583a1a18ffSSimon Glass 	/* Pin Complex */
593a1a18ffSSimon Glass 	0x01b71c1f,
603a1a18ffSSimon Glass 	0x01b71d40,
613a1a18ffSSimon Glass 	0x01b71e21,
623a1a18ffSSimon Glass 	0x01b71f02,
633a1a18ffSSimon Glass 	/* Pin Complex */
643a1a18ffSSimon Glass 	0x01c71cf0,
653a1a18ffSSimon Glass 	0x01c71d11,
663a1a18ffSSimon Glass 	0x01c71e11,
673a1a18ffSSimon Glass 	0x01c71f41,
683a1a18ffSSimon Glass 	/* Pin Complex */
693a1a18ffSSimon Glass 	0x01d71c01,
703a1a18ffSSimon Glass 	0x01d71dc6,
713a1a18ffSSimon Glass 	0x01d71e14,
723a1a18ffSSimon Glass 	0x01d71f40,
733a1a18ffSSimon Glass 	/* Pin Complex */
743a1a18ffSSimon Glass 	0x01e71cf0,
753a1a18ffSSimon Glass 	0x01e71d11,
763a1a18ffSSimon Glass 	0x01e71e11,
773a1a18ffSSimon Glass 	0x01e71f41,
783a1a18ffSSimon Glass 	/* Pin Complex */
793a1a18ffSSimon Glass 	0x01f71cf0,
803a1a18ffSSimon Glass 	0x01f71d11,
813a1a18ffSSimon Glass 	0x01f71e11,
823a1a18ffSSimon Glass 	0x01f71f41,
833a1a18ffSSimon Glass };
843a1a18ffSSimon Glass 
853a1a18ffSSimon Glass /*
863a1a18ffSSimon Glass  * This needs to be in ROM since if we put it in CAR, FSP init loses it when
873a1a18ffSSimon Glass  * it drops CAR.
883a1a18ffSSimon Glass  *
893a1a18ffSSimon Glass  * TODO(sjg@chromium.org): Move to device tree when FSP allows it
903a1a18ffSSimon Glass  *
913a1a18ffSSimon Glass  * VerbTable: (RealTek ALC262)
923a1a18ffSSimon Glass  * Revision ID = 0xFF, support all steps
933a1a18ffSSimon Glass  * Codec Verb Table For AZALIA
943a1a18ffSSimon Glass  * Codec Address: CAd value (0/1/2)
953a1a18ffSSimon Glass  * Codec Vendor: 0x10EC0262
963a1a18ffSSimon Glass  */
973a1a18ffSSimon Glass static const struct pch_azalia_verb_table azalia_verb_table[] = {
983a1a18ffSSimon Glass 	{
993a1a18ffSSimon Glass 		{
1003a1a18ffSSimon Glass 			0x10ec0262,
1013a1a18ffSSimon Glass 			0x0000,
1023a1a18ffSSimon Glass 			0xff,
1033a1a18ffSSimon Glass 			0x01,
1043a1a18ffSSimon Glass 			0x000b,
1053a1a18ffSSimon Glass 			0x0002,
1063a1a18ffSSimon Glass 		},
1073a1a18ffSSimon Glass 		verb_table_data13
1083a1a18ffSSimon Glass 	}
1093a1a18ffSSimon Glass };
1103a1a18ffSSimon Glass 
1113a1a18ffSSimon Glass const struct pch_azalia_config azalia_config = {
1123a1a18ffSSimon Glass 	.pme_enable = 1,
1133a1a18ffSSimon Glass 	.docking_supported = 1,
1143a1a18ffSSimon Glass 	.docking_attached = 0,
1153a1a18ffSSimon Glass 	.hdmi_codec_enable = 1,
1163a1a18ffSSimon Glass 	.azalia_v_ci_enable = 1,
1173a1a18ffSSimon Glass 	.rsvdbits = 0,
1183a1a18ffSSimon Glass 	.azalia_verb_table_num = 1,
1193a1a18ffSSimon Glass 	.azalia_verb_table = azalia_verb_table,
1203a1a18ffSSimon Glass 	.reset_wait_timer_us = 300
1213a1a18ffSSimon Glass };
1223a1a18ffSSimon Glass 
123f3b84a30SAndrew Bradford /**
12481f84aa6SBin Meng  * Override the FSP's configuration data.
125f3b84a30SAndrew Bradford  * If the device tree does not specify an integer setting, use the default
126f3b84a30SAndrew Bradford  * provided in Intel's Baytrail_FSP_Gold4.tgz release FSP/BayleyBayFsp.bsf file.
127f3b84a30SAndrew Bradford  */
update_fsp_configs(struct fsp_config_data * config,struct fspinit_rtbuf * rt_buf)128214feec1SBin Meng void update_fsp_configs(struct fsp_config_data *config,
129214feec1SBin Meng 			struct fspinit_rtbuf *rt_buf)
1303a1a18ffSSimon Glass {
13181f84aa6SBin Meng 	struct upd_region *fsp_upd = &config->fsp_upd;
1323a1a18ffSSimon Glass 	struct memory_down_data *mem;
133f3b84a30SAndrew Bradford 	const void *blob = gd->fdt_blob;
134f3b84a30SAndrew Bradford 	int node;
1353a1a18ffSSimon Glass 
136214feec1SBin Meng 	/* Initialize runtime buffer for fsp_init() */
137214feec1SBin Meng 	rt_buf->common.stack_top = config->common.stack_top - 32;
138214feec1SBin Meng 	rt_buf->common.boot_mode = config->common.boot_mode;
139214feec1SBin Meng 	rt_buf->common.upd_data = &config->fsp_upd;
140214feec1SBin Meng 
1413a1a18ffSSimon Glass 	fsp_upd->azalia_config_ptr = (uint32_t)&azalia_config;
142f3b84a30SAndrew Bradford 
143f3b84a30SAndrew Bradford 	node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_BAYTRAIL_FSP);
144f3b84a30SAndrew Bradford 	if (node < 0) {
145f3b84a30SAndrew Bradford 		debug("%s: Cannot find FSP node\n", __func__);
146f3b84a30SAndrew Bradford 		return;
147f3b84a30SAndrew Bradford 	}
148f3b84a30SAndrew Bradford 
149f3b84a30SAndrew Bradford 	fsp_upd->mrc_init_tseg_size = fdtdec_get_int(blob, node,
150f3b84a30SAndrew Bradford 						     "fsp,mrc-init-tseg-size",
1515e74e5a6SBin Meng 						     MRC_INIT_TSEG_SIZE_1MB);
152f3b84a30SAndrew Bradford 	fsp_upd->mrc_init_mmio_size = fdtdec_get_int(blob, node,
153f3b84a30SAndrew Bradford 						     "fsp,mrc-init-mmio-size",
1545e74e5a6SBin Meng 						     MRC_INIT_MMIO_SIZE_2048MB);
155f3b84a30SAndrew Bradford 	fsp_upd->mrc_init_spd_addr1 = fdtdec_get_int(blob, node,
156f3b84a30SAndrew Bradford 						     "fsp,mrc-init-spd-addr1",
157f3b84a30SAndrew Bradford 						     0xa0);
158f3b84a30SAndrew Bradford 	fsp_upd->mrc_init_spd_addr2 = fdtdec_get_int(blob, node,
159f3b84a30SAndrew Bradford 						     "fsp,mrc-init-spd-addr2",
160f3b84a30SAndrew Bradford 						     0xa2);
161f3b84a30SAndrew Bradford 	fsp_upd->emmc_boot_mode = fdtdec_get_int(blob, node,
1625e74e5a6SBin Meng 						 "fsp,emmc-boot-mode",
1635e74e5a6SBin Meng 						 EMMC_BOOT_MODE_EMMC41);
164f3b84a30SAndrew Bradford 	fsp_upd->enable_sdio = fdtdec_get_bool(blob, node, "fsp,enable-sdio");
165f3b84a30SAndrew Bradford 	fsp_upd->enable_sdcard = fdtdec_get_bool(blob, node,
166f3b84a30SAndrew Bradford 						 "fsp,enable-sdcard");
167f3b84a30SAndrew Bradford 	fsp_upd->enable_hsuart0 = fdtdec_get_bool(blob, node,
168f3b84a30SAndrew Bradford 						  "fsp,enable-hsuart0");
169f3b84a30SAndrew Bradford 	fsp_upd->enable_hsuart1 = fdtdec_get_bool(blob, node,
170f3b84a30SAndrew Bradford 						  "fsp,enable-hsuart1");
171f3b84a30SAndrew Bradford 	fsp_upd->enable_spi = fdtdec_get_bool(blob, node, "fsp,enable-spi");
172f3b84a30SAndrew Bradford 	fsp_upd->enable_sata = fdtdec_get_bool(blob, node, "fsp,enable-sata");
1735e74e5a6SBin Meng 	fsp_upd->sata_mode = fdtdec_get_int(blob, node, "fsp,sata-mode",
1745e74e5a6SBin Meng 					    SATA_MODE_AHCI);
175f3b84a30SAndrew Bradford 	fsp_upd->enable_azalia = fdtdec_get_bool(blob, node,
176f3b84a30SAndrew Bradford 						 "fsp,enable-azalia");
177f3b84a30SAndrew Bradford 	fsp_upd->enable_xhci = fdtdec_get_bool(blob, node, "fsp,enable-xhci");
178*f8f291b0SBin Meng 	fsp_upd->lpe_mode = fdtdec_get_int(blob, node, "fsp,lpe-mode",
179*f8f291b0SBin Meng 					   LPE_MODE_PCI);
180*f8f291b0SBin Meng 	fsp_upd->lpss_sio_mode = fdtdec_get_int(blob, node, "fsp,lpss-sio-mode",
181*f8f291b0SBin Meng 					   LPSS_SIO_MODE_PCI);
182f3b84a30SAndrew Bradford 	fsp_upd->enable_dma0 = fdtdec_get_bool(blob, node, "fsp,enable-dma0");
183f3b84a30SAndrew Bradford 	fsp_upd->enable_dma1 = fdtdec_get_bool(blob, node, "fsp,enable-dma1");
184f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c0 = fdtdec_get_bool(blob, node, "fsp,enable-i2c0");
185f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c1 = fdtdec_get_bool(blob, node, "fsp,enable-i2c1");
186f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c2 = fdtdec_get_bool(blob, node, "fsp,enable-i2c2");
187f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c3 = fdtdec_get_bool(blob, node, "fsp,enable-i2c3");
188f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c4 = fdtdec_get_bool(blob, node, "fsp,enable-i2c4");
189f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c5 = fdtdec_get_bool(blob, node, "fsp,enable-i2c5");
190f3b84a30SAndrew Bradford 	fsp_upd->enable_i2_c6 = fdtdec_get_bool(blob, node, "fsp,enable-i2c6");
191f3b84a30SAndrew Bradford 	fsp_upd->enable_pwm0 = fdtdec_get_bool(blob, node, "fsp,enable-pwm0");
192f3b84a30SAndrew Bradford 	fsp_upd->enable_pwm1 = fdtdec_get_bool(blob, node, "fsp,enable-pwm1");
193f3b84a30SAndrew Bradford 	fsp_upd->enable_hsi = fdtdec_get_bool(blob, node, "fsp,enable-hsi");
194f3b84a30SAndrew Bradford 	fsp_upd->igd_dvmt50_pre_alloc = fdtdec_get_int(blob, node,
1955e74e5a6SBin Meng 			"fsp,igd-dvmt50-pre-alloc", IGD_DVMT50_PRE_ALLOC_64MB);
196f3b84a30SAndrew Bradford 	fsp_upd->aperture_size = fdtdec_get_int(blob, node, "fsp,aperture-size",
1975e74e5a6SBin Meng 						APERTURE_SIZE_256MB);
1985e74e5a6SBin Meng 	fsp_upd->gtt_size = fdtdec_get_int(blob, node, "fsp,gtt-size",
1995e74e5a6SBin Meng 					   GTT_SIZE_2MB);
200f3b84a30SAndrew Bradford 	fsp_upd->mrc_debug_msg = fdtdec_get_bool(blob, node,
201f3b84a30SAndrew Bradford 						 "fsp,mrc-debug-msg");
202f3b84a30SAndrew Bradford 	fsp_upd->isp_enable = fdtdec_get_bool(blob, node, "fsp,isp-enable");
203*f8f291b0SBin Meng 	fsp_upd->scc_mode = fdtdec_get_int(blob, node, "fsp,scc-mode",
204*f8f291b0SBin Meng 					   SCC_MODE_PCI);
205f3b84a30SAndrew Bradford 	fsp_upd->igd_render_standby = fdtdec_get_bool(blob, node,
206f3b84a30SAndrew Bradford 						      "fsp,igd-render-standby");
207f3b84a30SAndrew Bradford 	fsp_upd->txe_uma_enable = fdtdec_get_bool(blob, node,
208f3b84a30SAndrew Bradford 						  "fsp,txe-uma-enable");
209f3b84a30SAndrew Bradford 	fsp_upd->os_selection = fdtdec_get_int(blob, node, "fsp,os-selection",
2105e74e5a6SBin Meng 					       OS_SELECTION_LINUX);
211f3b84a30SAndrew Bradford 	fsp_upd->emmc45_ddr50_enabled = fdtdec_get_bool(blob, node,
212f3b84a30SAndrew Bradford 			"fsp,emmc45-ddr50-enabled");
213f3b84a30SAndrew Bradford 	fsp_upd->emmc45_hs200_enabled = fdtdec_get_bool(blob, node,
214f3b84a30SAndrew Bradford 			"fsp,emmc45-hs200-enabled");
215f3b84a30SAndrew Bradford 	fsp_upd->emmc45_retune_timer_value = fdtdec_get_int(blob, node,
216f3b84a30SAndrew Bradford 			"fsp,emmc45-retune-timer-value", 8);
217f3b84a30SAndrew Bradford 	fsp_upd->enable_igd = fdtdec_get_bool(blob, node, "fsp,enable-igd");
2183a1a18ffSSimon Glass 
2193a1a18ffSSimon Glass 	mem = &fsp_upd->memory_params;
220f3b84a30SAndrew Bradford 	mem->enable_memory_down = fdtdec_get_bool(blob, node,
221f3b84a30SAndrew Bradford 						  "fsp,enable-memory-down");
222f3b84a30SAndrew Bradford 	if (mem->enable_memory_down) {
223f3b84a30SAndrew Bradford 		node = fdtdec_next_compatible(blob, node,
224f3b84a30SAndrew Bradford 					      COMPAT_INTEL_BAYTRAIL_FSP_MDP);
225f3b84a30SAndrew Bradford 		if (node < 0) {
226f3b84a30SAndrew Bradford 			debug("%s: Cannot find FSP memory-down-params node\n",
227f3b84a30SAndrew Bradford 			      __func__);
228f3b84a30SAndrew Bradford 		} else {
229f3b84a30SAndrew Bradford 			mem->dram_speed = fdtdec_get_int(blob, node,
230f3b84a30SAndrew Bradford 							 "fsp,dram-speed",
2315e74e5a6SBin Meng 							 DRAM_SPEED_1333MTS);
232f3b84a30SAndrew Bradford 			mem->dram_type = fdtdec_get_int(blob, node,
2335e74e5a6SBin Meng 							"fsp,dram-type",
2345e74e5a6SBin Meng 							DRAM_TYPE_DDR3L);
235f3b84a30SAndrew Bradford 			mem->dimm_0_enable = fdtdec_get_bool(blob, node,
236f3b84a30SAndrew Bradford 					"fsp,dimm-0-enable");
237f3b84a30SAndrew Bradford 			mem->dimm_1_enable = fdtdec_get_bool(blob, node,
238f3b84a30SAndrew Bradford 					"fsp,dimm-1-enable");
239f3b84a30SAndrew Bradford 			mem->dimm_width = fdtdec_get_int(blob, node,
240f3b84a30SAndrew Bradford 							 "fsp,dimm-width",
2415e74e5a6SBin Meng 							 DIMM_WIDTH_X8);
242f3b84a30SAndrew Bradford 			mem->dimm_density = fdtdec_get_int(blob, node,
243f3b84a30SAndrew Bradford 							   "fsp,dimm-density",
2445e74e5a6SBin Meng 							   DIMM_DENSITY_2GBIT);
245f3b84a30SAndrew Bradford 			mem->dimm_bus_width = fdtdec_get_int(blob, node,
2465e74e5a6SBin Meng 					"fsp,dimm-bus-width",
2475e74e5a6SBin Meng 					DIMM_BUS_WIDTH_64BITS);
248f3b84a30SAndrew Bradford 			mem->dimm_sides = fdtdec_get_int(blob, node,
249f3b84a30SAndrew Bradford 							 "fsp,dimm-sides",
2505e74e5a6SBin Meng 							 DIMM_SIDES_1RANKS);
251f3b84a30SAndrew Bradford 			mem->dimm_tcl = fdtdec_get_int(blob, node,
252f3b84a30SAndrew Bradford 						       "fsp,dimm-tcl", 0x09);
253f3b84a30SAndrew Bradford 			mem->dimm_trpt_rcd = fdtdec_get_int(blob, node,
254f3b84a30SAndrew Bradford 					"fsp,dimm-trpt-rcd", 0x09);
255f3b84a30SAndrew Bradford 			mem->dimm_twr = fdtdec_get_int(blob, node,
2565e74e5a6SBin Meng 						       "fsp,dimm-twr", 0x0a);
257f3b84a30SAndrew Bradford 			mem->dimm_twtr = fdtdec_get_int(blob, node,
258f3b84a30SAndrew Bradford 							"fsp,dimm-twtr", 0x05);
259f3b84a30SAndrew Bradford 			mem->dimm_trrd = fdtdec_get_int(blob, node,
260f3b84a30SAndrew Bradford 							"fsp,dimm-trrd", 0x04);
261f3b84a30SAndrew Bradford 			mem->dimm_trtp = fdtdec_get_int(blob, node,
262f3b84a30SAndrew Bradford 							"fsp,dimm-trtp", 0x05);
263f3b84a30SAndrew Bradford 			mem->dimm_tfaw = fdtdec_get_int(blob, node,
264f3b84a30SAndrew Bradford 							"fsp,dimm-tfaw", 0x14);
265f3b84a30SAndrew Bradford 		}
266f3b84a30SAndrew Bradford 	}
2673a1a18ffSSimon Glass }
268