xref: /rk3399_rockchip-uboot/arch/x86/cpu/baytrail/cpu.c (revision 3431b392ad50ff37fa3d6e7715c6a99c74d692dc)
1ede97093SSimon Glass /*
2ede97093SSimon Glass  * Copyright (C) 2015 Google, Inc
3ede97093SSimon Glass  *
4ede97093SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
5ede97093SSimon Glass  *
6ede97093SSimon Glass  * Based on code from coreboot
7ede97093SSimon Glass  */
8ede97093SSimon Glass 
9ede97093SSimon Glass #include <common.h>
10ede97093SSimon Glass #include <cpu.h>
11ede97093SSimon Glass #include <dm.h>
12d7b935bfSStefan Roese #include <pci.h>
13ede97093SSimon Glass #include <asm/cpu.h>
14be3f06bcSBin Meng #include <asm/cpu_x86.h>
15d7b935bfSStefan Roese #include <asm/io.h>
16ede97093SSimon Glass #include <asm/lapic.h>
17ede97093SSimon Glass #include <asm/msr.h>
18ede97093SSimon Glass #include <asm/turbo.h>
19ede97093SSimon Glass 
20d7b935bfSStefan Roese #define BYT_PRV_CLK			0x800
21d7b935bfSStefan Roese #define BYT_PRV_CLK_EN			(1 << 0)
22d7b935bfSStefan Roese #define BYT_PRV_CLK_M_VAL_SHIFT		1
23d7b935bfSStefan Roese #define BYT_PRV_CLK_N_VAL_SHIFT		16
24d7b935bfSStefan Roese #define BYT_PRV_CLK_UPDATE		(1 << 31)
25d7b935bfSStefan Roese 
hsuart_clock_set(void * base)26d7b935bfSStefan Roese static void hsuart_clock_set(void *base)
27d7b935bfSStefan Roese {
28d7b935bfSStefan Roese 	u32 m, n, reg;
29d7b935bfSStefan Roese 
30d7b935bfSStefan Roese 	/*
31d7b935bfSStefan Roese 	 * Configure the BayTrail UART clock for the internal HS UARTs
32d7b935bfSStefan Roese 	 * (PCI devices) to 58982400 Hz
33d7b935bfSStefan Roese 	 */
34d7b935bfSStefan Roese 	m = 0x2400;
35d7b935bfSStefan Roese 	n = 0x3d09;
36d7b935bfSStefan Roese 	reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
37d7b935bfSStefan Roese 	writel(reg, base + BYT_PRV_CLK);
38d7b935bfSStefan Roese 	reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
39d7b935bfSStefan Roese 	writel(reg, base + BYT_PRV_CLK);
40d7b935bfSStefan Roese }
41d7b935bfSStefan Roese 
42d7b935bfSStefan Roese /*
43d7b935bfSStefan Roese  * Configure the internal clock of both SIO HS-UARTs, if they are enabled
44d7b935bfSStefan Roese  * via FSP
45d7b935bfSStefan Roese  */
arch_cpu_init_dm(void)46d7b935bfSStefan Roese int arch_cpu_init_dm(void)
47d7b935bfSStefan Roese {
48d7b935bfSStefan Roese 	struct udevice *dev;
49d7b935bfSStefan Roese 	void *base;
50d7b935bfSStefan Roese 	int ret;
51d7b935bfSStefan Roese 	int i;
52d7b935bfSStefan Roese 
53d7b935bfSStefan Roese 	/* Loop over the 2 HS-UARTs */
54d7b935bfSStefan Roese 	for (i = 0; i < 2; i++) {
55d7b935bfSStefan Roese 		ret = dm_pci_bus_find_bdf(PCI_BDF(0, 0x1e, 3 + i), &dev);
56d7b935bfSStefan Roese 		if (!ret) {
57d7b935bfSStefan Roese 			base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0,
58d7b935bfSStefan Roese 					      PCI_REGION_MEM);
59d7b935bfSStefan Roese 			hsuart_clock_set(base);
60d7b935bfSStefan Roese 		}
61d7b935bfSStefan Roese 	}
62d7b935bfSStefan Roese 
63d7b935bfSStefan Roese 	return 0;
64d7b935bfSStefan Roese }
65d7b935bfSStefan Roese 
set_max_freq(void)66ede97093SSimon Glass static void set_max_freq(void)
67ede97093SSimon Glass {
68ede97093SSimon Glass 	msr_t perf_ctl;
69ede97093SSimon Glass 	msr_t msr;
70ede97093SSimon Glass 
71ede97093SSimon Glass 	/* Enable speed step */
72ede97093SSimon Glass 	msr = msr_read(MSR_IA32_MISC_ENABLES);
73ede97093SSimon Glass 	msr.lo |= (1 << 16);
74ede97093SSimon Glass 	msr_write(MSR_IA32_MISC_ENABLES, msr);
75ede97093SSimon Glass 
76ede97093SSimon Glass 	/*
77ede97093SSimon Glass 	 * Set guaranteed ratio [21:16] from IACORE_RATIOS to bits [15:8] of
78ede97093SSimon Glass 	 * the PERF_CTL
79ede97093SSimon Glass 	 */
80ede97093SSimon Glass 	msr = msr_read(MSR_IACORE_RATIOS);
81ede97093SSimon Glass 	perf_ctl.lo = (msr.lo & 0x3f0000) >> 8;
82ede97093SSimon Glass 
83ede97093SSimon Glass 	/*
84ede97093SSimon Glass 	 * Set guaranteed vid [21:16] from IACORE_VIDS to bits [7:0] of
85ede97093SSimon Glass 	 * the PERF_CTL
86ede97093SSimon Glass 	 */
87ede97093SSimon Glass 	msr = msr_read(MSR_IACORE_VIDS);
88ede97093SSimon Glass 	perf_ctl.lo |= (msr.lo & 0x7f0000) >> 16;
89ede97093SSimon Glass 	perf_ctl.hi = 0;
90ede97093SSimon Glass 
91ede97093SSimon Glass 	msr_write(MSR_IA32_PERF_CTL, perf_ctl);
92ede97093SSimon Glass }
93ede97093SSimon Glass 
cpu_x86_baytrail_probe(struct udevice * dev)94ede97093SSimon Glass static int cpu_x86_baytrail_probe(struct udevice *dev)
95ede97093SSimon Glass {
96b4302582SSimon Glass 	if (!ll_boot_init())
97b4302582SSimon Glass 		return 0;
98ede97093SSimon Glass 	debug("Init BayTrail core\n");
99ede97093SSimon Glass 
100ede97093SSimon Glass 	/*
101ede97093SSimon Glass 	 * On BayTrail the turbo disable bit is actually scoped at the
102ede97093SSimon Glass 	 * building-block level, not package. For non-BSP cores that are
103ede97093SSimon Glass 	 * within a building block, enable turbo. The cores within the BSP's
104ede97093SSimon Glass 	 * building block will just see it already enabled and move on.
105ede97093SSimon Glass 	 */
106ede97093SSimon Glass 	if (lapicid())
107ede97093SSimon Glass 		turbo_enable();
108ede97093SSimon Glass 
109ede97093SSimon Glass 	/* Dynamic L2 shrink enable and threshold */
110ede97093SSimon Glass 	msr_clrsetbits_64(MSR_PMG_CST_CONFIG_CONTROL, 0x3f000f, 0xe0008),
111ede97093SSimon Glass 
112ede97093SSimon Glass 	/* Disable C1E */
113ede97093SSimon Glass 	msr_clrsetbits_64(MSR_POWER_CTL, 2, 0);
114ede97093SSimon Glass 	msr_setbits_64(MSR_POWER_MISC, 0x44);
115ede97093SSimon Glass 
116ede97093SSimon Glass 	/* Set this core to max frequency ratio */
117ede97093SSimon Glass 	set_max_freq();
118ede97093SSimon Glass 
119ede97093SSimon Glass 	return 0;
120ede97093SSimon Glass }
121ede97093SSimon Glass 
bus_freq(void)122ede97093SSimon Glass static unsigned bus_freq(void)
123ede97093SSimon Glass {
124ede97093SSimon Glass 	msr_t clk_info = msr_read(MSR_BSEL_CR_OVERCLOCK_CONTROL);
125ede97093SSimon Glass 	switch (clk_info.lo & 0x3) {
126ede97093SSimon Glass 	case 0:
127ede97093SSimon Glass 		return 83333333;
128ede97093SSimon Glass 	case 1:
129ede97093SSimon Glass 		return 100000000;
130ede97093SSimon Glass 	case 2:
131ede97093SSimon Glass 		return 133333333;
132ede97093SSimon Glass 	case 3:
133ede97093SSimon Glass 		return 116666666;
134ede97093SSimon Glass 	default:
135ede97093SSimon Glass 		return 0;
136ede97093SSimon Glass 	}
137ede97093SSimon Glass }
138ede97093SSimon Glass 
tsc_freq(void)139ede97093SSimon Glass static unsigned long tsc_freq(void)
140ede97093SSimon Glass {
141ede97093SSimon Glass 	msr_t platform_info;
142ede97093SSimon Glass 	ulong bclk = bus_freq();
143ede97093SSimon Glass 
144ede97093SSimon Glass 	if (!bclk)
145ede97093SSimon Glass 		return 0;
146ede97093SSimon Glass 
147ede97093SSimon Glass 	platform_info = msr_read(MSR_PLATFORM_INFO);
148ede97093SSimon Glass 
149ede97093SSimon Glass 	return bclk * ((platform_info.lo >> 8) & 0xff);
150ede97093SSimon Glass }
151ede97093SSimon Glass 
baytrail_get_info(struct udevice * dev,struct cpu_info * info)152ede97093SSimon Glass static int baytrail_get_info(struct udevice *dev, struct cpu_info *info)
153ede97093SSimon Glass {
154ede97093SSimon Glass 	info->cpu_freq = tsc_freq();
155ede97093SSimon Glass 	info->features = 1 << CPU_FEAT_L1_CACHE | 1 << CPU_FEAT_MMU;
156ede97093SSimon Glass 
157ede97093SSimon Glass 	return 0;
158ede97093SSimon Glass }
159ede97093SSimon Glass 
baytrail_get_count(struct udevice * dev)1606e6f4ce4SBin Meng static int baytrail_get_count(struct udevice *dev)
1616e6f4ce4SBin Meng {
1626e6f4ce4SBin Meng 	int ecx = 0;
1636e6f4ce4SBin Meng 
1646e6f4ce4SBin Meng 	/*
1656e6f4ce4SBin Meng 	 * Use the algorithm described in Intel 64 and IA-32 Architectures
1666e6f4ce4SBin Meng 	 * Software Developer's Manual Volume 3 (3A, 3B & 3C): System
1676e6f4ce4SBin Meng 	 * Programming Guide, Jan-2015. Section 8.9.2: Hierarchical Mapping
1686e6f4ce4SBin Meng 	 * of CPUID Extended Topology Leaf.
1696e6f4ce4SBin Meng 	 */
1706e6f4ce4SBin Meng 	while (1) {
1716e6f4ce4SBin Meng 		struct cpuid_result leaf_b;
1726e6f4ce4SBin Meng 
1736e6f4ce4SBin Meng 		leaf_b = cpuid_ext(0xb, ecx);
1746e6f4ce4SBin Meng 
1756e6f4ce4SBin Meng 		/*
1766e6f4ce4SBin Meng 		 * Bay Trail doesn't have hyperthreading so just determine the
1776e6f4ce4SBin Meng 		 * number of cores by from level type (ecx[15:8] == * 2)
1786e6f4ce4SBin Meng 		 */
1796e6f4ce4SBin Meng 		if ((leaf_b.ecx & 0xff00) == 0x0200)
1806e6f4ce4SBin Meng 			return leaf_b.ebx & 0xffff;
1816e6f4ce4SBin Meng 
1826e6f4ce4SBin Meng 		ecx++;
1836e6f4ce4SBin Meng 	}
1846e6f4ce4SBin Meng 
1856e6f4ce4SBin Meng 	return 0;
1866e6f4ce4SBin Meng }
1876e6f4ce4SBin Meng 
188ede97093SSimon Glass static const struct cpu_ops cpu_x86_baytrail_ops = {
189be3f06bcSBin Meng 	.get_desc	= cpu_x86_get_desc,
190ede97093SSimon Glass 	.get_info	= baytrail_get_info,
1916e6f4ce4SBin Meng 	.get_count	= baytrail_get_count,
192*94eaa79cSAlexander Graf 	.get_vendor	= cpu_x86_get_vendor,
193ede97093SSimon Glass };
194ede97093SSimon Glass 
195ede97093SSimon Glass static const struct udevice_id cpu_x86_baytrail_ids[] = {
196ede97093SSimon Glass 	{ .compatible = "intel,baytrail-cpu" },
197ede97093SSimon Glass 	{ }
198ede97093SSimon Glass };
199ede97093SSimon Glass 
200ede97093SSimon Glass U_BOOT_DRIVER(cpu_x86_baytrail_drv) = {
201ede97093SSimon Glass 	.name		= "cpu_x86_baytrail",
202ede97093SSimon Glass 	.id		= UCLASS_CPU,
203ede97093SSimon Glass 	.of_match	= cpu_x86_baytrail_ids,
204be3f06bcSBin Meng 	.bind		= cpu_x86_bind,
205ede97093SSimon Glass 	.probe		= cpu_x86_baytrail_probe,
206ede97093SSimon Glass 	.ops		= &cpu_x86_baytrail_ops,
207ede97093SSimon Glass };
208