14470f2d5SBin Meng /*
24470f2d5SBin Meng * Copyright (C) 2016, Bin Meng <bmeng.cn@gmail.com>
34470f2d5SBin Meng *
44470f2d5SBin Meng * SPDX-License-Identifier: GPL-2.0+
54470f2d5SBin Meng */
64470f2d5SBin Meng
74470f2d5SBin Meng #include <common.h>
82047390aSBin Meng #include <cpu.h>
92047390aSBin Meng #include <dm.h>
102047390aSBin Meng #include <dm/uclass-internal.h>
11fcf2fba4SBin Meng #include <asm/acpi_s3.h>
124470f2d5SBin Meng #include <asm/acpi_table.h>
13fcf2fba4SBin Meng #include <asm/io.h>
144470f2d5SBin Meng #include <asm/tables.h>
152047390aSBin Meng #include <asm/arch/global_nvs.h>
164470f2d5SBin Meng #include <asm/arch/iomap.h>
174470f2d5SBin Meng
acpi_create_fadt(struct acpi_fadt * fadt,struct acpi_facs * facs,void * dsdt)184470f2d5SBin Meng void acpi_create_fadt(struct acpi_fadt *fadt, struct acpi_facs *facs,
194470f2d5SBin Meng void *dsdt)
204470f2d5SBin Meng {
214470f2d5SBin Meng struct acpi_table_header *header = &(fadt->header);
224470f2d5SBin Meng u16 pmbase = ACPI_BASE_ADDRESS;
234470f2d5SBin Meng
244470f2d5SBin Meng memset((void *)fadt, 0, sizeof(struct acpi_fadt));
254470f2d5SBin Meng
264470f2d5SBin Meng acpi_fill_header(header, "FACP");
274470f2d5SBin Meng header->length = sizeof(struct acpi_fadt);
284470f2d5SBin Meng header->revision = 4;
294470f2d5SBin Meng
304470f2d5SBin Meng fadt->firmware_ctrl = (u32)facs;
314470f2d5SBin Meng fadt->dsdt = (u32)dsdt;
324470f2d5SBin Meng fadt->preferred_pm_profile = ACPI_PM_MOBILE;
334470f2d5SBin Meng fadt->sci_int = 9;
344470f2d5SBin Meng fadt->smi_cmd = 0;
354470f2d5SBin Meng fadt->acpi_enable = 0;
364470f2d5SBin Meng fadt->acpi_disable = 0;
374470f2d5SBin Meng fadt->s4bios_req = 0;
384470f2d5SBin Meng fadt->pstate_cnt = 0;
394470f2d5SBin Meng fadt->pm1a_evt_blk = pmbase;
404470f2d5SBin Meng fadt->pm1b_evt_blk = 0x0;
414470f2d5SBin Meng fadt->pm1a_cnt_blk = pmbase + 0x4;
424470f2d5SBin Meng fadt->pm1b_cnt_blk = 0x0;
434470f2d5SBin Meng fadt->pm2_cnt_blk = pmbase + 0x50;
444470f2d5SBin Meng fadt->pm_tmr_blk = pmbase + 0x8;
454470f2d5SBin Meng fadt->gpe0_blk = pmbase + 0x20;
464470f2d5SBin Meng fadt->gpe1_blk = 0;
474470f2d5SBin Meng fadt->pm1_evt_len = 4;
484470f2d5SBin Meng fadt->pm1_cnt_len = 2;
494470f2d5SBin Meng fadt->pm2_cnt_len = 1;
504470f2d5SBin Meng fadt->pm_tmr_len = 4;
514470f2d5SBin Meng fadt->gpe0_blk_len = 8;
524470f2d5SBin Meng fadt->gpe1_blk_len = 0;
534470f2d5SBin Meng fadt->gpe1_base = 0;
544470f2d5SBin Meng fadt->cst_cnt = 0;
554470f2d5SBin Meng fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
564470f2d5SBin Meng fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
574470f2d5SBin Meng fadt->flush_size = 0;
584470f2d5SBin Meng fadt->flush_stride = 0;
594470f2d5SBin Meng fadt->duty_offset = 1;
604470f2d5SBin Meng fadt->duty_width = 0;
614470f2d5SBin Meng fadt->day_alrm = 0x0d;
624470f2d5SBin Meng fadt->mon_alrm = 0x00;
634470f2d5SBin Meng fadt->century = 0x00;
644470f2d5SBin Meng fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
654470f2d5SBin Meng fadt->flags = ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED |
664470f2d5SBin Meng ACPI_FADT_C2_MP_SUPPORTED | ACPI_FADT_SLEEP_BUTTON |
674470f2d5SBin Meng ACPI_FADT_S4_RTC_WAKE | ACPI_FADT_RESET_REGISTER |
684470f2d5SBin Meng ACPI_FADT_PLATFORM_CLOCK;
694470f2d5SBin Meng
704470f2d5SBin Meng fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
714470f2d5SBin Meng fadt->reset_reg.bit_width = 8;
724470f2d5SBin Meng fadt->reset_reg.bit_offset = 0;
734470f2d5SBin Meng fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
744470f2d5SBin Meng fadt->reset_reg.addrl = IO_PORT_RESET;
754470f2d5SBin Meng fadt->reset_reg.addrh = 0;
76*3fe6e6e2SBin Meng fadt->reset_value = SYS_RST | RST_CPU | FULL_RST;
774470f2d5SBin Meng
784470f2d5SBin Meng fadt->x_firmware_ctl_l = (u32)facs;
794470f2d5SBin Meng fadt->x_firmware_ctl_h = 0;
804470f2d5SBin Meng fadt->x_dsdt_l = (u32)dsdt;
814470f2d5SBin Meng fadt->x_dsdt_h = 0;
824470f2d5SBin Meng
834470f2d5SBin Meng fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
844470f2d5SBin Meng fadt->x_pm1a_evt_blk.bit_width = fadt->pm1_evt_len * 8;
854470f2d5SBin Meng fadt->x_pm1a_evt_blk.bit_offset = 0;
864470f2d5SBin Meng fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
874470f2d5SBin Meng fadt->x_pm1a_evt_blk.addrl = fadt->pm1a_evt_blk;
884470f2d5SBin Meng fadt->x_pm1a_evt_blk.addrh = 0x0;
894470f2d5SBin Meng
904470f2d5SBin Meng fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
914470f2d5SBin Meng fadt->x_pm1b_evt_blk.bit_width = 0;
924470f2d5SBin Meng fadt->x_pm1b_evt_blk.bit_offset = 0;
934470f2d5SBin Meng fadt->x_pm1b_evt_blk.access_size = 0;
944470f2d5SBin Meng fadt->x_pm1b_evt_blk.addrl = 0x0;
954470f2d5SBin Meng fadt->x_pm1b_evt_blk.addrh = 0x0;
964470f2d5SBin Meng
974470f2d5SBin Meng fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
984470f2d5SBin Meng fadt->x_pm1a_cnt_blk.bit_width = fadt->pm1_cnt_len * 8;
994470f2d5SBin Meng fadt->x_pm1a_cnt_blk.bit_offset = 0;
1004470f2d5SBin Meng fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
1014470f2d5SBin Meng fadt->x_pm1a_cnt_blk.addrl = fadt->pm1a_cnt_blk;
1024470f2d5SBin Meng fadt->x_pm1a_cnt_blk.addrh = 0x0;
1034470f2d5SBin Meng
1044470f2d5SBin Meng fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
1054470f2d5SBin Meng fadt->x_pm1b_cnt_blk.bit_width = 0;
1064470f2d5SBin Meng fadt->x_pm1b_cnt_blk.bit_offset = 0;
1074470f2d5SBin Meng fadt->x_pm1b_cnt_blk.access_size = 0;
1084470f2d5SBin Meng fadt->x_pm1b_cnt_blk.addrl = 0x0;
1094470f2d5SBin Meng fadt->x_pm1b_cnt_blk.addrh = 0x0;
1104470f2d5SBin Meng
1114470f2d5SBin Meng fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
1124470f2d5SBin Meng fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
1134470f2d5SBin Meng fadt->x_pm2_cnt_blk.bit_offset = 0;
1144470f2d5SBin Meng fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
1154470f2d5SBin Meng fadt->x_pm2_cnt_blk.addrl = fadt->pm2_cnt_blk;
1164470f2d5SBin Meng fadt->x_pm2_cnt_blk.addrh = 0x0;
1174470f2d5SBin Meng
1184470f2d5SBin Meng fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
1194470f2d5SBin Meng fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
1204470f2d5SBin Meng fadt->x_pm_tmr_blk.bit_offset = 0;
1214470f2d5SBin Meng fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
1224470f2d5SBin Meng fadt->x_pm_tmr_blk.addrl = fadt->pm_tmr_blk;
1234470f2d5SBin Meng fadt->x_pm_tmr_blk.addrh = 0x0;
1244470f2d5SBin Meng
1254470f2d5SBin Meng fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
1264470f2d5SBin Meng fadt->x_gpe0_blk.bit_width = fadt->gpe0_blk_len * 8;
1274470f2d5SBin Meng fadt->x_gpe0_blk.bit_offset = 0;
1284470f2d5SBin Meng fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
1294470f2d5SBin Meng fadt->x_gpe0_blk.addrl = fadt->gpe0_blk;
1304470f2d5SBin Meng fadt->x_gpe0_blk.addrh = 0x0;
1314470f2d5SBin Meng
1324470f2d5SBin Meng fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
1334470f2d5SBin Meng fadt->x_gpe1_blk.bit_width = 0;
1344470f2d5SBin Meng fadt->x_gpe1_blk.bit_offset = 0;
1354470f2d5SBin Meng fadt->x_gpe1_blk.access_size = 0;
1364470f2d5SBin Meng fadt->x_gpe1_blk.addrl = 0x0;
1374470f2d5SBin Meng fadt->x_gpe1_blk.addrh = 0x0;
1384470f2d5SBin Meng
1394470f2d5SBin Meng header->checksum = table_compute_checksum(fadt, header->length);
1404470f2d5SBin Meng }
1414470f2d5SBin Meng
acpi_create_gnvs(struct acpi_global_nvs * gnvs)1422047390aSBin Meng void acpi_create_gnvs(struct acpi_global_nvs *gnvs)
1432047390aSBin Meng {
1442047390aSBin Meng struct udevice *dev;
1452047390aSBin Meng int ret;
1462047390aSBin Meng
1472047390aSBin Meng /* at least we have one processor */
1482047390aSBin Meng gnvs->pcnt = 1;
1492047390aSBin Meng /* override the processor count with actual number */
1502047390aSBin Meng ret = uclass_find_first_device(UCLASS_CPU, &dev);
1512047390aSBin Meng if (ret == 0 && dev != NULL) {
1522047390aSBin Meng ret = cpu_get_count(dev);
1532047390aSBin Meng if (ret > 0)
1542047390aSBin Meng gnvs->pcnt = ret;
1552047390aSBin Meng }
1562047390aSBin Meng
1572047390aSBin Meng /* determine whether internal uart is on */
1582047390aSBin Meng if (IS_ENABLED(CONFIG_INTERNAL_UART))
1592047390aSBin Meng gnvs->iuart_en = 1;
1602047390aSBin Meng else
1612047390aSBin Meng gnvs->iuart_en = 0;
1622047390aSBin Meng }
163fcf2fba4SBin Meng
164fcf2fba4SBin Meng #ifdef CONFIG_HAVE_ACPI_RESUME
165fcf2fba4SBin Meng /*
166fcf2fba4SBin Meng * The following two routines are called at a very early stage, even before
167fcf2fba4SBin Meng * FSP 2nd phase API fsp_init() is called. Registers off ACPI_BASE_ADDRESS
168fcf2fba4SBin Meng * and PMC_BASE_ADDRESS are accessed, so we need make sure the base addresses
169fcf2fba4SBin Meng * of these two blocks are programmed by either U-Boot or FSP.
170fcf2fba4SBin Meng *
171fcf2fba4SBin Meng * It has been verified that 1st phase API (see arch/x86/lib/fsp/fsp_car.S)
172fcf2fba4SBin Meng * on Intel BayTrail SoC already initializes these two base addresses so
173fcf2fba4SBin Meng * we are safe to access these registers here.
174fcf2fba4SBin Meng */
175fcf2fba4SBin Meng
chipset_prev_sleep_state(void)176fcf2fba4SBin Meng enum acpi_sleep_state chipset_prev_sleep_state(void)
177fcf2fba4SBin Meng {
178fcf2fba4SBin Meng u32 pm1_sts;
179fcf2fba4SBin Meng u32 pm1_cnt;
180fcf2fba4SBin Meng u32 gen_pmcon1;
181fcf2fba4SBin Meng enum acpi_sleep_state prev_sleep_state = ACPI_S0;
182fcf2fba4SBin Meng
183fcf2fba4SBin Meng /* Read Power State */
184fcf2fba4SBin Meng pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
185fcf2fba4SBin Meng pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
186fcf2fba4SBin Meng gen_pmcon1 = readl(PMC_BASE_ADDRESS + GEN_PMCON1);
187fcf2fba4SBin Meng
188fcf2fba4SBin Meng debug("PM1_STS = 0x%x PM1_CNT = 0x%x GEN_PMCON1 = 0x%x\n",
189fcf2fba4SBin Meng pm1_sts, pm1_cnt, gen_pmcon1);
190fcf2fba4SBin Meng
191fcf2fba4SBin Meng if (pm1_sts & WAK_STS)
192fcf2fba4SBin Meng prev_sleep_state = acpi_sleep_from_pm1(pm1_cnt);
193fcf2fba4SBin Meng
194fcf2fba4SBin Meng if (gen_pmcon1 & (PWR_FLR | SUS_PWR_FLR))
195fcf2fba4SBin Meng prev_sleep_state = ACPI_S5;
196fcf2fba4SBin Meng
197fcf2fba4SBin Meng return prev_sleep_state;
198fcf2fba4SBin Meng }
199fcf2fba4SBin Meng
chipset_clear_sleep_state(void)200fcf2fba4SBin Meng void chipset_clear_sleep_state(void)
201fcf2fba4SBin Meng {
202fcf2fba4SBin Meng u32 pm1_cnt;
203fcf2fba4SBin Meng
204fcf2fba4SBin Meng pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
205fcf2fba4SBin Meng outl(pm1_cnt & ~(SLP_TYP), ACPI_BASE_ADDRESS + PM1_CNT);
206fcf2fba4SBin Meng }
207fcf2fba4SBin Meng #endif
208