xref: /rk3399_rockchip-uboot/arch/sh/cpu/sh4/cache.c (revision b33718c614afc8f60285311ab587ff1228e5bd29)
18f0fec74SPeter Tyser /*
2*b33718c6SVladimir Zapolskiy  * (C) Copyright 2016 Vladimir Zapolskiy <vz@mleia.com>
3*b33718c6SVladimir Zapolskiy  * (C) Copyright 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
48f0fec74SPeter Tyser  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
68f0fec74SPeter Tyser  */
78f0fec74SPeter Tyser 
88f0fec74SPeter Tyser #include <common.h>
98f0fec74SPeter Tyser #include <command.h>
108f0fec74SPeter Tyser #include <asm/io.h>
11c230a378SVladimir Zapolskiy #include <asm/processor.h>
12c230a378SVladimir Zapolskiy #include <asm/system.h>
138f0fec74SPeter Tyser 
148f0fec74SPeter Tyser #define CACHE_VALID       1
158f0fec74SPeter Tyser #define CACHE_UPDATED     2
168f0fec74SPeter Tyser 
cache_wback_all(void)178f0fec74SPeter Tyser static inline void cache_wback_all(void)
188f0fec74SPeter Tyser {
198f0fec74SPeter Tyser 	unsigned long addr, data, i, j;
208f0fec74SPeter Tyser 
218f0fec74SPeter Tyser 	for (i = 0; i < CACHE_OC_NUM_ENTRIES; i++) {
228f0fec74SPeter Tyser 		for (j = 0; j < CACHE_OC_NUM_WAYS; j++) {
236ab8b961SVladimir Zapolskiy 			addr = CACHE_OC_ADDRESS_ARRAY
246ab8b961SVladimir Zapolskiy 				| (j << CACHE_OC_WAY_SHIFT)
258f0fec74SPeter Tyser 				| (i << CACHE_OC_ENTRY_SHIFT);
268f0fec74SPeter Tyser 			data = inl(addr);
278f0fec74SPeter Tyser 			if (data & CACHE_UPDATED) {
288f0fec74SPeter Tyser 				data &= ~CACHE_UPDATED;
298f0fec74SPeter Tyser 				outl(data, addr);
308f0fec74SPeter Tyser 			}
318f0fec74SPeter Tyser 		}
328f0fec74SPeter Tyser 	}
338f0fec74SPeter Tyser }
348f0fec74SPeter Tyser 
358f0fec74SPeter Tyser #define CACHE_ENABLE      0
368f0fec74SPeter Tyser #define CACHE_DISABLE     1
378f0fec74SPeter Tyser 
cache_control(unsigned int cmd)38*b33718c6SVladimir Zapolskiy static int cache_control(unsigned int cmd)
398f0fec74SPeter Tyser {
408f0fec74SPeter Tyser 	unsigned long ccr;
418f0fec74SPeter Tyser 
428f0fec74SPeter Tyser 	jump_to_P2();
438f0fec74SPeter Tyser 	ccr = inl(CCR);
448f0fec74SPeter Tyser 
458f0fec74SPeter Tyser 	if (ccr & CCR_CACHE_ENABLE)
468f0fec74SPeter Tyser 		cache_wback_all();
478f0fec74SPeter Tyser 
488f0fec74SPeter Tyser 	if (cmd == CACHE_DISABLE)
498f0fec74SPeter Tyser 		outl(CCR_CACHE_STOP, CCR);
508f0fec74SPeter Tyser 	else
518f0fec74SPeter Tyser 		outl(CCR_CACHE_INIT, CCR);
528f0fec74SPeter Tyser 	back_to_P1();
538f0fec74SPeter Tyser 
548f0fec74SPeter Tyser 	return 0;
558f0fec74SPeter Tyser }
5617210643SMike Frysinger 
flush_dcache_range(unsigned long start,unsigned long end)57a633a18fSNobuhiro Iwamatsu void flush_dcache_range(unsigned long start, unsigned long end)
5817210643SMike Frysinger {
5917210643SMike Frysinger 	u32 v;
6017210643SMike Frysinger 
6117210643SMike Frysinger 	start &= ~(L1_CACHE_BYTES - 1);
6217210643SMike Frysinger 	for (v = start; v < end; v += L1_CACHE_BYTES) {
63ee47c4cbSVladimir Zapolskiy 		asm volatile ("ocbp     %0" :	/* no output */
6417210643SMike Frysinger 			      : "m" (__m(v)));
6517210643SMike Frysinger 	}
6617210643SMike Frysinger }
6717210643SMike Frysinger 
invalidate_dcache_range(unsigned long start,unsigned long end)68a633a18fSNobuhiro Iwamatsu void invalidate_dcache_range(unsigned long start, unsigned long end)
6917210643SMike Frysinger {
7017210643SMike Frysinger 	u32 v;
7117210643SMike Frysinger 
7217210643SMike Frysinger 	start &= ~(L1_CACHE_BYTES - 1);
7317210643SMike Frysinger 	for (v = start; v < end; v += L1_CACHE_BYTES) {
7417210643SMike Frysinger 		asm volatile ("ocbi     %0" :	/* no output */
7517210643SMike Frysinger 			      : "m" (__m(v)));
7617210643SMike Frysinger 	}
7717210643SMike Frysinger }
78*b33718c6SVladimir Zapolskiy 
flush_cache(unsigned long addr,unsigned long size)79*b33718c6SVladimir Zapolskiy void flush_cache(unsigned long addr, unsigned long size)
80*b33718c6SVladimir Zapolskiy {
81*b33718c6SVladimir Zapolskiy 	flush_dcache_range(addr , addr + size);
82*b33718c6SVladimir Zapolskiy }
83*b33718c6SVladimir Zapolskiy 
icache_enable(void)84*b33718c6SVladimir Zapolskiy void icache_enable(void)
85*b33718c6SVladimir Zapolskiy {
86*b33718c6SVladimir Zapolskiy 	cache_control(CACHE_ENABLE);
87*b33718c6SVladimir Zapolskiy }
88*b33718c6SVladimir Zapolskiy 
icache_disable(void)89*b33718c6SVladimir Zapolskiy void icache_disable(void)
90*b33718c6SVladimir Zapolskiy {
91*b33718c6SVladimir Zapolskiy 	cache_control(CACHE_DISABLE);
92*b33718c6SVladimir Zapolskiy }
93*b33718c6SVladimir Zapolskiy 
icache_status(void)94*b33718c6SVladimir Zapolskiy int icache_status(void)
95*b33718c6SVladimir Zapolskiy {
96*b33718c6SVladimir Zapolskiy 	return 0;
97*b33718c6SVladimir Zapolskiy }
98*b33718c6SVladimir Zapolskiy 
dcache_enable(void)99*b33718c6SVladimir Zapolskiy void dcache_enable(void)
100*b33718c6SVladimir Zapolskiy {
101*b33718c6SVladimir Zapolskiy }
102*b33718c6SVladimir Zapolskiy 
dcache_disable(void)103*b33718c6SVladimir Zapolskiy void dcache_disable(void)
104*b33718c6SVladimir Zapolskiy {
105*b33718c6SVladimir Zapolskiy }
106*b33718c6SVladimir Zapolskiy 
dcache_status(void)107*b33718c6SVladimir Zapolskiy int dcache_status(void)
108*b33718c6SVladimir Zapolskiy {
109*b33718c6SVladimir Zapolskiy 	return 0;
110*b33718c6SVladimir Zapolskiy }
111