1a47a12beSStefan Roese /*
2a47a12beSStefan Roese * (C) Copyright 2002
3a47a12beSStefan Roese * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
4a47a12beSStefan Roese *
5*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6a47a12beSStefan Roese */
7a47a12beSStefan Roese
8a47a12beSStefan Roese #include <common.h>
9a47a12beSStefan Roese #include <asm/processor.h>
10a47a12beSStefan Roese #include <asm/mmu.h>
11a47a12beSStefan Roese #include <asm/io.h>
128a33201dSWolfgang Denk #include <linux/compiler.h>
13a47a12beSStefan Roese
14a47a12beSStefan Roese #ifdef CONFIG_ADDR_MAP
15a47a12beSStefan Roese #include <addr_map.h>
16a47a12beSStefan Roese #endif
17a47a12beSStefan Roese
18a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
19a47a12beSStefan Roese
write_bat(ppc_bat_t bat,unsigned long upper,unsigned long lower)20a47a12beSStefan Roese int write_bat (ppc_bat_t bat, unsigned long upper, unsigned long lower)
21a47a12beSStefan Roese {
228a33201dSWolfgang Denk __maybe_unused int batn = -1;
23a47a12beSStefan Roese
24a47a12beSStefan Roese sync();
25a47a12beSStefan Roese
26a47a12beSStefan Roese switch (bat) {
27a47a12beSStefan Roese case DBAT0:
28a47a12beSStefan Roese mtspr (DBAT0L, lower);
29a47a12beSStefan Roese mtspr (DBAT0U, upper);
30a47a12beSStefan Roese batn = 0;
31a47a12beSStefan Roese break;
32a47a12beSStefan Roese case IBAT0:
33a47a12beSStefan Roese mtspr (IBAT0L, lower);
34a47a12beSStefan Roese mtspr (IBAT0U, upper);
35a47a12beSStefan Roese break;
36a47a12beSStefan Roese case DBAT1:
37a47a12beSStefan Roese mtspr (DBAT1L, lower);
38a47a12beSStefan Roese mtspr (DBAT1U, upper);
39a47a12beSStefan Roese batn = 1;
40a47a12beSStefan Roese break;
41a47a12beSStefan Roese case IBAT1:
42a47a12beSStefan Roese mtspr (IBAT1L, lower);
43a47a12beSStefan Roese mtspr (IBAT1U, upper);
44a47a12beSStefan Roese break;
45a47a12beSStefan Roese case DBAT2:
46a47a12beSStefan Roese mtspr (DBAT2L, lower);
47a47a12beSStefan Roese mtspr (DBAT2U, upper);
48a47a12beSStefan Roese batn = 2;
49a47a12beSStefan Roese break;
50a47a12beSStefan Roese case IBAT2:
51a47a12beSStefan Roese mtspr (IBAT2L, lower);
52a47a12beSStefan Roese mtspr (IBAT2U, upper);
53a47a12beSStefan Roese break;
54a47a12beSStefan Roese case DBAT3:
55a47a12beSStefan Roese mtspr (DBAT3L, lower);
56a47a12beSStefan Roese mtspr (DBAT3U, upper);
57a47a12beSStefan Roese batn = 3;
58a47a12beSStefan Roese break;
59a47a12beSStefan Roese case IBAT3:
60a47a12beSStefan Roese mtspr (IBAT3L, lower);
61a47a12beSStefan Roese mtspr (IBAT3U, upper);
62a47a12beSStefan Roese break;
63a47a12beSStefan Roese #ifdef CONFIG_HIGH_BATS
64a47a12beSStefan Roese case DBAT4:
65a47a12beSStefan Roese mtspr (DBAT4L, lower);
66a47a12beSStefan Roese mtspr (DBAT4U, upper);
67a47a12beSStefan Roese batn = 4;
68a47a12beSStefan Roese break;
69a47a12beSStefan Roese case IBAT4:
70a47a12beSStefan Roese mtspr (IBAT4L, lower);
71a47a12beSStefan Roese mtspr (IBAT4U, upper);
72a47a12beSStefan Roese break;
73a47a12beSStefan Roese case DBAT5:
74a47a12beSStefan Roese mtspr (DBAT5L, lower);
75a47a12beSStefan Roese mtspr (DBAT5U, upper);
76a47a12beSStefan Roese batn = 5;
77a47a12beSStefan Roese break;
78a47a12beSStefan Roese case IBAT5:
79a47a12beSStefan Roese mtspr (IBAT5L, lower);
80a47a12beSStefan Roese mtspr (IBAT5U, upper);
81a47a12beSStefan Roese break;
82a47a12beSStefan Roese case DBAT6:
83a47a12beSStefan Roese mtspr (DBAT6L, lower);
84a47a12beSStefan Roese mtspr (DBAT6U, upper);
85a47a12beSStefan Roese batn = 6;
86a47a12beSStefan Roese break;
87a47a12beSStefan Roese case IBAT6:
88a47a12beSStefan Roese mtspr (IBAT6L, lower);
89a47a12beSStefan Roese mtspr (IBAT6U, upper);
90a47a12beSStefan Roese break;
91a47a12beSStefan Roese case DBAT7:
92a47a12beSStefan Roese mtspr (DBAT7L, lower);
93a47a12beSStefan Roese mtspr (DBAT7U, upper);
94a47a12beSStefan Roese batn = 7;
95a47a12beSStefan Roese break;
96a47a12beSStefan Roese case IBAT7:
97a47a12beSStefan Roese mtspr (IBAT7L, lower);
98a47a12beSStefan Roese mtspr (IBAT7U, upper);
99a47a12beSStefan Roese break;
100a47a12beSStefan Roese #endif
101a47a12beSStefan Roese default:
102a47a12beSStefan Roese return (-1);
103a47a12beSStefan Roese }
104a47a12beSStefan Roese
105a47a12beSStefan Roese #ifdef CONFIG_ADDR_MAP
106a47a12beSStefan Roese if ((gd->flags & GD_FLG_RELOC) && (batn >= 0)) {
107a47a12beSStefan Roese phys_size_t size;
108a47a12beSStefan Roese if (!BATU_VALID(upper))
109a47a12beSStefan Roese size = 0;
110a47a12beSStefan Roese else
111a47a12beSStefan Roese size = BATU_SIZE(upper);
112a47a12beSStefan Roese addrmap_set_entry(BATU_VADDR(upper), BATL_PADDR(lower),
113a47a12beSStefan Roese size, batn);
114a47a12beSStefan Roese }
115a47a12beSStefan Roese #endif
116a47a12beSStefan Roese
117a47a12beSStefan Roese sync();
118a47a12beSStefan Roese isync();
119a47a12beSStefan Roese
120a47a12beSStefan Roese return (0);
121a47a12beSStefan Roese }
122a47a12beSStefan Roese
read_bat(ppc_bat_t bat,unsigned long * upper,unsigned long * lower)123a47a12beSStefan Roese int read_bat (ppc_bat_t bat, unsigned long *upper, unsigned long *lower)
124a47a12beSStefan Roese {
125a47a12beSStefan Roese unsigned long register u;
126a47a12beSStefan Roese unsigned long register l;
127a47a12beSStefan Roese
128a47a12beSStefan Roese switch (bat) {
129a47a12beSStefan Roese case DBAT0:
130a47a12beSStefan Roese l = mfspr (DBAT0L);
131a47a12beSStefan Roese u = mfspr (DBAT0U);
132a47a12beSStefan Roese break;
133a47a12beSStefan Roese case IBAT0:
134a47a12beSStefan Roese l = mfspr (IBAT0L);
135a47a12beSStefan Roese u = mfspr (IBAT0U);
136a47a12beSStefan Roese break;
137a47a12beSStefan Roese case DBAT1:
138a47a12beSStefan Roese l = mfspr (DBAT1L);
139a47a12beSStefan Roese u = mfspr (DBAT1U);
140a47a12beSStefan Roese break;
141a47a12beSStefan Roese case IBAT1:
142a47a12beSStefan Roese l = mfspr (IBAT1L);
143a47a12beSStefan Roese u = mfspr (IBAT1U);
144a47a12beSStefan Roese break;
145a47a12beSStefan Roese case DBAT2:
146a47a12beSStefan Roese l = mfspr (DBAT2L);
147a47a12beSStefan Roese u = mfspr (DBAT2U);
148a47a12beSStefan Roese break;
149a47a12beSStefan Roese case IBAT2:
150a47a12beSStefan Roese l = mfspr (IBAT2L);
151a47a12beSStefan Roese u = mfspr (IBAT2U);
152a47a12beSStefan Roese break;
153a47a12beSStefan Roese case DBAT3:
154a47a12beSStefan Roese l = mfspr (DBAT3L);
155a47a12beSStefan Roese u = mfspr (DBAT3U);
156a47a12beSStefan Roese break;
157a47a12beSStefan Roese case IBAT3:
158a47a12beSStefan Roese l = mfspr (IBAT3L);
159a47a12beSStefan Roese u = mfspr (IBAT3U);
160a47a12beSStefan Roese break;
161a47a12beSStefan Roese #ifdef CONFIG_HIGH_BATS
162a47a12beSStefan Roese case DBAT4:
163a47a12beSStefan Roese l = mfspr (DBAT4L);
164a47a12beSStefan Roese u = mfspr (DBAT4U);
165a47a12beSStefan Roese break;
166a47a12beSStefan Roese case IBAT4:
167a47a12beSStefan Roese l = mfspr (IBAT4L);
168a47a12beSStefan Roese u = mfspr (IBAT4U);
169a47a12beSStefan Roese break;
170a47a12beSStefan Roese case DBAT5:
171a47a12beSStefan Roese l = mfspr (DBAT5L);
172a47a12beSStefan Roese u = mfspr (DBAT5U);
173a47a12beSStefan Roese break;
174a47a12beSStefan Roese case IBAT5:
175a47a12beSStefan Roese l = mfspr (IBAT5L);
176a47a12beSStefan Roese u = mfspr (IBAT5U);
177a47a12beSStefan Roese break;
178a47a12beSStefan Roese case DBAT6:
179a47a12beSStefan Roese l = mfspr (DBAT6L);
180a47a12beSStefan Roese u = mfspr (DBAT6U);
181a47a12beSStefan Roese break;
182a47a12beSStefan Roese case IBAT6:
183a47a12beSStefan Roese l = mfspr (IBAT6L);
184a47a12beSStefan Roese u = mfspr (IBAT6U);
185a47a12beSStefan Roese break;
186a47a12beSStefan Roese case DBAT7:
187a47a12beSStefan Roese l = mfspr (DBAT7L);
188a47a12beSStefan Roese u = mfspr (DBAT7U);
189a47a12beSStefan Roese break;
190a47a12beSStefan Roese case IBAT7:
191a47a12beSStefan Roese l = mfspr (IBAT7L);
192a47a12beSStefan Roese u = mfspr (IBAT7U);
193a47a12beSStefan Roese break;
194a47a12beSStefan Roese #endif
195a47a12beSStefan Roese default:
196a47a12beSStefan Roese return (-1);
197a47a12beSStefan Roese }
198a47a12beSStefan Roese
199a47a12beSStefan Roese *upper = u;
200a47a12beSStefan Roese *lower = l;
201a47a12beSStefan Roese
202a47a12beSStefan Roese return (0);
203a47a12beSStefan Roese }
204a47a12beSStefan Roese
print_bats(void)205a47a12beSStefan Roese void print_bats(void)
206a47a12beSStefan Roese {
207a47a12beSStefan Roese printf("BAT registers:\n");
208a47a12beSStefan Roese
209a47a12beSStefan Roese printf ("\tIBAT0L = 0x%08X ", mfspr (IBAT0L));
210a47a12beSStefan Roese printf ("\tIBAT0U = 0x%08X\n", mfspr (IBAT0U));
211a47a12beSStefan Roese printf ("\tDBAT0L = 0x%08X ", mfspr (DBAT0L));
212a47a12beSStefan Roese printf ("\tDBAT0U = 0x%08X\n", mfspr (DBAT0U));
213a47a12beSStefan Roese printf ("\tIBAT1L = 0x%08X ", mfspr (IBAT1L));
214a47a12beSStefan Roese printf ("\tIBAT1U = 0x%08X\n", mfspr (IBAT1U));
215a47a12beSStefan Roese printf ("\tDBAT1L = 0x%08X ", mfspr (DBAT1L));
216a47a12beSStefan Roese printf ("\tDBAT1U = 0x%08X\n", mfspr (DBAT1U));
217a47a12beSStefan Roese printf ("\tIBAT2L = 0x%08X ", mfspr (IBAT2L));
218a47a12beSStefan Roese printf ("\tIBAT2U = 0x%08X\n", mfspr (IBAT2U));
219a47a12beSStefan Roese printf ("\tDBAT2L = 0x%08X ", mfspr (DBAT2L));
220a47a12beSStefan Roese printf ("\tDBAT2U = 0x%08X\n", mfspr (DBAT2U));
221a47a12beSStefan Roese printf ("\tIBAT3L = 0x%08X ", mfspr (IBAT3L));
222a47a12beSStefan Roese printf ("\tIBAT3U = 0x%08X\n", mfspr (IBAT3U));
223a47a12beSStefan Roese printf ("\tDBAT3L = 0x%08X ", mfspr (DBAT3L));
224a47a12beSStefan Roese printf ("\tDBAT3U = 0x%08X\n", mfspr (DBAT3U));
225a47a12beSStefan Roese
226a47a12beSStefan Roese #ifdef CONFIG_HIGH_BATS
227a47a12beSStefan Roese printf ("\tIBAT4L = 0x%08X ", mfspr (IBAT4L));
228a47a12beSStefan Roese printf ("\tIBAT4U = 0x%08X\n", mfspr (IBAT4U));
229a47a12beSStefan Roese printf ("\tDBAT4L = 0x%08X ", mfspr (DBAT4L));
230a47a12beSStefan Roese printf ("\tDBAT4U = 0x%08X\n", mfspr (DBAT4U));
231a47a12beSStefan Roese printf ("\tIBAT5L = 0x%08X ", mfspr (IBAT5L));
232a47a12beSStefan Roese printf ("\tIBAT5U = 0x%08X\n", mfspr (IBAT5U));
233a47a12beSStefan Roese printf ("\tDBAT5L = 0x%08X ", mfspr (DBAT5L));
234a47a12beSStefan Roese printf ("\tDBAT5U = 0x%08X\n", mfspr (DBAT5U));
235a47a12beSStefan Roese printf ("\tIBAT6L = 0x%08X ", mfspr (IBAT6L));
236a47a12beSStefan Roese printf ("\tIBAT6U = 0x%08X\n", mfspr (IBAT6U));
237a47a12beSStefan Roese printf ("\tDBAT6L = 0x%08X ", mfspr (DBAT6L));
238a47a12beSStefan Roese printf ("\tDBAT6U = 0x%08X\n", mfspr (DBAT6U));
239a47a12beSStefan Roese printf ("\tIBAT7L = 0x%08X ", mfspr (IBAT7L));
240a47a12beSStefan Roese printf ("\tIBAT7U = 0x%08X\n", mfspr (IBAT7U));
241a47a12beSStefan Roese printf ("\tDBAT7L = 0x%08X ", mfspr (DBAT7L));
242a47a12beSStefan Roese printf ("\tDBAT7U = 0x%08X\n", mfspr (DBAT7U));
243a47a12beSStefan Roese #endif
244a47a12beSStefan Roese }
245