1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * MPC85xx Internal Memory Map 3*a47a12beSStefan Roese * 4*a47a12beSStefan Roese * Copyright 2007-2009 Freescale Semiconductor, Inc. 5*a47a12beSStefan Roese * 6*a47a12beSStefan Roese * Copyright(c) 2002,2003 Motorola Inc. 7*a47a12beSStefan Roese * Xianghua Xiao (x.xiao@motorola.com) 8*a47a12beSStefan Roese * 9*a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 10*a47a12beSStefan Roese * project. 11*a47a12beSStefan Roese * 12*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 13*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 14*a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 15*a47a12beSStefan Roese * the License, or (at your option) any later version. 16*a47a12beSStefan Roese * 17*a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 18*a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*a47a12beSStefan Roese * GNU General Public License for more details. 21*a47a12beSStefan Roese * 22*a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 23*a47a12beSStefan Roese * along with this program; if not, write to the Free Software 24*a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25*a47a12beSStefan Roese * MA 02111-1307 USA 26*a47a12beSStefan Roese */ 27*a47a12beSStefan Roese 28*a47a12beSStefan Roese #ifndef __IMMAP_85xx__ 29*a47a12beSStefan Roese #define __IMMAP_85xx__ 30*a47a12beSStefan Roese 31*a47a12beSStefan Roese #include <asm/types.h> 32*a47a12beSStefan Roese #include <asm/fsl_dma.h> 33*a47a12beSStefan Roese #include <asm/fsl_i2c.h> 34*a47a12beSStefan Roese #include <asm/fsl_lbc.h> 35*a47a12beSStefan Roese 36*a47a12beSStefan Roese typedef struct ccsr_local { 37*a47a12beSStefan Roese u32 ccsrbarh; /* CCSR Base Addr High */ 38*a47a12beSStefan Roese u32 ccsrbarl; /* CCSR Base Addr Low */ 39*a47a12beSStefan Roese u32 ccsrar; /* CCSR Attr */ 40*a47a12beSStefan Roese #define CCSRAR_C 0x80000000 /* Commit */ 41*a47a12beSStefan Roese u8 res1[4]; 42*a47a12beSStefan Roese u32 altcbarh; /* Alternate Configuration Base Addr High */ 43*a47a12beSStefan Roese u32 altcbarl; /* Alternate Configuration Base Addr Low */ 44*a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 45*a47a12beSStefan Roese u8 res2[4]; 46*a47a12beSStefan Roese u32 bstrh; /* Boot space translation high */ 47*a47a12beSStefan Roese u32 bstrl; /* Boot space translation Low */ 48*a47a12beSStefan Roese u32 bstrar; /* Boot space translation attributes */ 49*a47a12beSStefan Roese u8 res3[0xbd4]; 50*a47a12beSStefan Roese struct { 51*a47a12beSStefan Roese u32 lawbarh; /* LAWn base addr high */ 52*a47a12beSStefan Roese u32 lawbarl; /* LAWn base addr low */ 53*a47a12beSStefan Roese u32 lawar; /* LAWn attributes */ 54*a47a12beSStefan Roese u8 res4[4]; 55*a47a12beSStefan Roese } law[32]; 56*a47a12beSStefan Roese u8 res35[0x204]; 57*a47a12beSStefan Roese } ccsr_local_t; 58*a47a12beSStefan Roese 59*a47a12beSStefan Roese /* Local-Access Registers & ECM Registers */ 60*a47a12beSStefan Roese typedef struct ccsr_local_ecm { 61*a47a12beSStefan Roese u32 ccsrbar; /* CCSR Base Addr */ 62*a47a12beSStefan Roese u8 res1[4]; 63*a47a12beSStefan Roese u32 altcbar; /* Alternate Configuration Base Addr */ 64*a47a12beSStefan Roese u8 res2[4]; 65*a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 66*a47a12beSStefan Roese u8 res3[12]; 67*a47a12beSStefan Roese u32 bptr; /* Boot Page Translation */ 68*a47a12beSStefan Roese u8 res4[3044]; 69*a47a12beSStefan Roese u32 lawbar0; /* Local Access Window 0 Base Addr */ 70*a47a12beSStefan Roese u8 res5[4]; 71*a47a12beSStefan Roese u32 lawar0; /* Local Access Window 0 Attrs */ 72*a47a12beSStefan Roese u8 res6[20]; 73*a47a12beSStefan Roese u32 lawbar1; /* Local Access Window 1 Base Addr */ 74*a47a12beSStefan Roese u8 res7[4]; 75*a47a12beSStefan Roese u32 lawar1; /* Local Access Window 1 Attrs */ 76*a47a12beSStefan Roese u8 res8[20]; 77*a47a12beSStefan Roese u32 lawbar2; /* Local Access Window 2 Base Addr */ 78*a47a12beSStefan Roese u8 res9[4]; 79*a47a12beSStefan Roese u32 lawar2; /* Local Access Window 2 Attrs */ 80*a47a12beSStefan Roese u8 res10[20]; 81*a47a12beSStefan Roese u32 lawbar3; /* Local Access Window 3 Base Addr */ 82*a47a12beSStefan Roese u8 res11[4]; 83*a47a12beSStefan Roese u32 lawar3; /* Local Access Window 3 Attrs */ 84*a47a12beSStefan Roese u8 res12[20]; 85*a47a12beSStefan Roese u32 lawbar4; /* Local Access Window 4 Base Addr */ 86*a47a12beSStefan Roese u8 res13[4]; 87*a47a12beSStefan Roese u32 lawar4; /* Local Access Window 4 Attrs */ 88*a47a12beSStefan Roese u8 res14[20]; 89*a47a12beSStefan Roese u32 lawbar5; /* Local Access Window 5 Base Addr */ 90*a47a12beSStefan Roese u8 res15[4]; 91*a47a12beSStefan Roese u32 lawar5; /* Local Access Window 5 Attrs */ 92*a47a12beSStefan Roese u8 res16[20]; 93*a47a12beSStefan Roese u32 lawbar6; /* Local Access Window 6 Base Addr */ 94*a47a12beSStefan Roese u8 res17[4]; 95*a47a12beSStefan Roese u32 lawar6; /* Local Access Window 6 Attrs */ 96*a47a12beSStefan Roese u8 res18[20]; 97*a47a12beSStefan Roese u32 lawbar7; /* Local Access Window 7 Base Addr */ 98*a47a12beSStefan Roese u8 res19[4]; 99*a47a12beSStefan Roese u32 lawar7; /* Local Access Window 7 Attrs */ 100*a47a12beSStefan Roese u8 res19_8a[20]; 101*a47a12beSStefan Roese u32 lawbar8; /* Local Access Window 8 Base Addr */ 102*a47a12beSStefan Roese u8 res19_8b[4]; 103*a47a12beSStefan Roese u32 lawar8; /* Local Access Window 8 Attrs */ 104*a47a12beSStefan Roese u8 res19_9a[20]; 105*a47a12beSStefan Roese u32 lawbar9; /* Local Access Window 9 Base Addr */ 106*a47a12beSStefan Roese u8 res19_9b[4]; 107*a47a12beSStefan Roese u32 lawar9; /* Local Access Window 9 Attrs */ 108*a47a12beSStefan Roese u8 res19_10a[20]; 109*a47a12beSStefan Roese u32 lawbar10; /* Local Access Window 10 Base Addr */ 110*a47a12beSStefan Roese u8 res19_10b[4]; 111*a47a12beSStefan Roese u32 lawar10; /* Local Access Window 10 Attrs */ 112*a47a12beSStefan Roese u8 res19_11a[20]; 113*a47a12beSStefan Roese u32 lawbar11; /* Local Access Window 11 Base Addr */ 114*a47a12beSStefan Roese u8 res19_11b[4]; 115*a47a12beSStefan Roese u32 lawar11; /* Local Access Window 11 Attrs */ 116*a47a12beSStefan Roese u8 res20[652]; 117*a47a12beSStefan Roese u32 eebacr; /* ECM CCB Addr Configuration */ 118*a47a12beSStefan Roese u8 res21[12]; 119*a47a12beSStefan Roese u32 eebpcr; /* ECM CCB Port Configuration */ 120*a47a12beSStefan Roese u8 res22[3564]; 121*a47a12beSStefan Roese u32 eedr; /* ECM Error Detect */ 122*a47a12beSStefan Roese u8 res23[4]; 123*a47a12beSStefan Roese u32 eeer; /* ECM Error Enable */ 124*a47a12beSStefan Roese u32 eeatr; /* ECM Error Attrs Capture */ 125*a47a12beSStefan Roese u32 eeadr; /* ECM Error Addr Capture */ 126*a47a12beSStefan Roese u8 res24[492]; 127*a47a12beSStefan Roese } ccsr_local_ecm_t; 128*a47a12beSStefan Roese 129*a47a12beSStefan Roese /* DDR memory controller registers */ 130*a47a12beSStefan Roese typedef struct ccsr_ddr { 131*a47a12beSStefan Roese u32 cs0_bnds; /* Chip Select 0 Memory Bounds */ 132*a47a12beSStefan Roese u8 res1[4]; 133*a47a12beSStefan Roese u32 cs1_bnds; /* Chip Select 1 Memory Bounds */ 134*a47a12beSStefan Roese u8 res2[4]; 135*a47a12beSStefan Roese u32 cs2_bnds; /* Chip Select 2 Memory Bounds */ 136*a47a12beSStefan Roese u8 res3[4]; 137*a47a12beSStefan Roese u32 cs3_bnds; /* Chip Select 3 Memory Bounds */ 138*a47a12beSStefan Roese u8 res4[100]; 139*a47a12beSStefan Roese u32 cs0_config; /* Chip Select Configuration */ 140*a47a12beSStefan Roese u32 cs1_config; /* Chip Select Configuration */ 141*a47a12beSStefan Roese u32 cs2_config; /* Chip Select Configuration */ 142*a47a12beSStefan Roese u32 cs3_config; /* Chip Select Configuration */ 143*a47a12beSStefan Roese u8 res4a[48]; 144*a47a12beSStefan Roese u32 cs0_config_2; /* Chip Select Configuration 2 */ 145*a47a12beSStefan Roese u32 cs1_config_2; /* Chip Select Configuration 2 */ 146*a47a12beSStefan Roese u32 cs2_config_2; /* Chip Select Configuration 2 */ 147*a47a12beSStefan Roese u32 cs3_config_2; /* Chip Select Configuration 2 */ 148*a47a12beSStefan Roese u8 res5[48]; 149*a47a12beSStefan Roese u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */ 150*a47a12beSStefan Roese u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */ 151*a47a12beSStefan Roese u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */ 152*a47a12beSStefan Roese u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */ 153*a47a12beSStefan Roese u32 sdram_cfg; /* SDRAM Control Configuration */ 154*a47a12beSStefan Roese u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */ 155*a47a12beSStefan Roese u32 sdram_mode; /* SDRAM Mode Configuration */ 156*a47a12beSStefan Roese u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */ 157*a47a12beSStefan Roese u32 sdram_md_cntl; /* SDRAM Mode Control */ 158*a47a12beSStefan Roese u32 sdram_interval; /* SDRAM Interval Configuration */ 159*a47a12beSStefan Roese u32 sdram_data_init; /* SDRAM Data initialization */ 160*a47a12beSStefan Roese u8 res6[4]; 161*a47a12beSStefan Roese u32 sdram_clk_cntl; /* SDRAM Clock Control */ 162*a47a12beSStefan Roese u8 res7[20]; 163*a47a12beSStefan Roese u32 init_addr; /* training init addr */ 164*a47a12beSStefan Roese u32 init_ext_addr; /* training init extended addr */ 165*a47a12beSStefan Roese u8 res8_1[16]; 166*a47a12beSStefan Roese u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */ 167*a47a12beSStefan Roese u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ 168*a47a12beSStefan Roese u8 reg8_1a[8]; 169*a47a12beSStefan Roese u32 ddr_zq_cntl; /* ZQ calibration control*/ 170*a47a12beSStefan Roese u32 ddr_wrlvl_cntl; /* write leveling control*/ 171*a47a12beSStefan Roese u8 reg8_1aa[4]; 172*a47a12beSStefan Roese u32 ddr_sr_cntr; /* self refresh counter */ 173*a47a12beSStefan Roese u32 ddr_sdram_rcw_1; /* Control Words 1 */ 174*a47a12beSStefan Roese u32 ddr_sdram_rcw_2; /* Control Words 2 */ 175*a47a12beSStefan Roese u8 res8_1b[2456]; 176*a47a12beSStefan Roese u32 ddr_dsr1; /* Debug Status 1 */ 177*a47a12beSStefan Roese u32 ddr_dsr2; /* Debug Status 2 */ 178*a47a12beSStefan Roese u32 ddr_cdr1; /* Control Driver 1 */ 179*a47a12beSStefan Roese u32 ddr_cdr2; /* Control Driver 2 */ 180*a47a12beSStefan Roese u8 res8_1c[200]; 181*a47a12beSStefan Roese u32 ip_rev1; /* IP Block Revision 1 */ 182*a47a12beSStefan Roese u32 ip_rev2; /* IP Block Revision 2 */ 183*a47a12beSStefan Roese u8 res8_2[512]; 184*a47a12beSStefan Roese u32 data_err_inject_hi; /* Data Path Err Injection Mask High */ 185*a47a12beSStefan Roese u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */ 186*a47a12beSStefan Roese u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */ 187*a47a12beSStefan Roese u8 res9[20]; 188*a47a12beSStefan Roese u32 capture_data_hi; /* Data Path Read Capture High */ 189*a47a12beSStefan Roese u32 capture_data_lo; /* Data Path Read Capture Low */ 190*a47a12beSStefan Roese u32 capture_ecc; /* Data Path Read Capture ECC */ 191*a47a12beSStefan Roese u8 res10[20]; 192*a47a12beSStefan Roese u32 err_detect; /* Error Detect */ 193*a47a12beSStefan Roese u32 err_disable; /* Error Disable */ 194*a47a12beSStefan Roese u32 err_int_en; 195*a47a12beSStefan Roese u32 capture_attributes; /* Error Attrs Capture */ 196*a47a12beSStefan Roese u32 capture_address; /* Error Addr Capture */ 197*a47a12beSStefan Roese u32 capture_ext_address; /* Error Extended Addr Capture */ 198*a47a12beSStefan Roese u32 err_sbe; /* Single-Bit ECC Error Management */ 199*a47a12beSStefan Roese u8 res11[164]; 200*a47a12beSStefan Roese u32 debug_1; 201*a47a12beSStefan Roese u32 debug_2; 202*a47a12beSStefan Roese u32 debug_3; 203*a47a12beSStefan Roese u32 debug_4; 204*a47a12beSStefan Roese u32 debug_5; 205*a47a12beSStefan Roese u32 debug_6; 206*a47a12beSStefan Roese u32 debug_7; 207*a47a12beSStefan Roese u32 debug_8; 208*a47a12beSStefan Roese u32 debug_9; 209*a47a12beSStefan Roese u32 debug_10; 210*a47a12beSStefan Roese u32 debug_11; 211*a47a12beSStefan Roese u32 debug_12; 212*a47a12beSStefan Roese u32 debug_13; 213*a47a12beSStefan Roese u32 debug_14; 214*a47a12beSStefan Roese u32 debug_15; 215*a47a12beSStefan Roese u32 debug_16; 216*a47a12beSStefan Roese u32 debug_17; 217*a47a12beSStefan Roese u32 debug_18; 218*a47a12beSStefan Roese u8 res12[184]; 219*a47a12beSStefan Roese } ccsr_ddr_t; 220*a47a12beSStefan Roese 221*a47a12beSStefan Roese /* I2C Registers */ 222*a47a12beSStefan Roese typedef struct ccsr_i2c { 223*a47a12beSStefan Roese struct fsl_i2c i2c[1]; 224*a47a12beSStefan Roese u8 res[4096 - 1 * sizeof(struct fsl_i2c)]; 225*a47a12beSStefan Roese } ccsr_i2c_t; 226*a47a12beSStefan Roese 227*a47a12beSStefan Roese #if defined(CONFIG_MPC8540) \ 228*a47a12beSStefan Roese || defined(CONFIG_MPC8541) \ 229*a47a12beSStefan Roese || defined(CONFIG_MPC8548) \ 230*a47a12beSStefan Roese || defined(CONFIG_MPC8555) 231*a47a12beSStefan Roese /* DUART Registers */ 232*a47a12beSStefan Roese typedef struct ccsr_duart { 233*a47a12beSStefan Roese u8 res1[1280]; 234*a47a12beSStefan Roese /* URBR1, UTHR1, UDLB1 with the same addr */ 235*a47a12beSStefan Roese u8 urbr1_uthr1_udlb1; 236*a47a12beSStefan Roese /* UIER1, UDMB1 with the same addr01 */ 237*a47a12beSStefan Roese u8 uier1_udmb1; 238*a47a12beSStefan Roese /* UIIR1, UFCR1, UAFR1 with the same addr */ 239*a47a12beSStefan Roese u8 uiir1_ufcr1_uafr1; 240*a47a12beSStefan Roese u8 ulcr1; /* UART1 Line Control */ 241*a47a12beSStefan Roese u8 umcr1; /* UART1 Modem Control */ 242*a47a12beSStefan Roese u8 ulsr1; /* UART1 Line Status */ 243*a47a12beSStefan Roese u8 umsr1; /* UART1 Modem Status */ 244*a47a12beSStefan Roese u8 uscr1; /* UART1 Scratch */ 245*a47a12beSStefan Roese u8 res2[8]; 246*a47a12beSStefan Roese u8 udsr1; /* UART1 DMA Status */ 247*a47a12beSStefan Roese u8 res3[239]; 248*a47a12beSStefan Roese /* URBR2, UTHR2, UDLB2 with the same addr */ 249*a47a12beSStefan Roese u8 urbr2_uthr2_udlb2; 250*a47a12beSStefan Roese /* UIER2, UDMB2 with the same addr */ 251*a47a12beSStefan Roese u8 uier2_udmb2; 252*a47a12beSStefan Roese /* UIIR2, UFCR2, UAFR2 with the same addr */ 253*a47a12beSStefan Roese u8 uiir2_ufcr2_uafr2; 254*a47a12beSStefan Roese u8 ulcr2; /* UART2 Line Control */ 255*a47a12beSStefan Roese u8 umcr2; /* UART2 Modem Control */ 256*a47a12beSStefan Roese u8 ulsr2; /* UART2 Line Status */ 257*a47a12beSStefan Roese u8 umsr2; /* UART2 Modem Status */ 258*a47a12beSStefan Roese u8 uscr2; /* UART2 Scratch */ 259*a47a12beSStefan Roese u8 res4[8]; 260*a47a12beSStefan Roese u8 udsr2; /* UART2 DMA Status */ 261*a47a12beSStefan Roese u8 res5[2543]; 262*a47a12beSStefan Roese } ccsr_duart_t; 263*a47a12beSStefan Roese #else /* MPC8560 uses UART on its CPM */ 264*a47a12beSStefan Roese typedef struct ccsr_duart { 265*a47a12beSStefan Roese u8 res[4096]; 266*a47a12beSStefan Roese } ccsr_duart_t; 267*a47a12beSStefan Roese #endif 268*a47a12beSStefan Roese 269*a47a12beSStefan Roese /* Local Bus Controller Registers */ 270*a47a12beSStefan Roese typedef struct ccsr_lbc { 271*a47a12beSStefan Roese u32 br0; /* LBC Base 0 */ 272*a47a12beSStefan Roese u32 or0; /* LBC Options 0 */ 273*a47a12beSStefan Roese u32 br1; /* LBC Base 1 */ 274*a47a12beSStefan Roese u32 or1; /* LBC Options 1 */ 275*a47a12beSStefan Roese u32 br2; /* LBC Base 2 */ 276*a47a12beSStefan Roese u32 or2; /* LBC Options 2 */ 277*a47a12beSStefan Roese u32 br3; /* LBC Base 3 */ 278*a47a12beSStefan Roese u32 or3; /* LBC Options 3 */ 279*a47a12beSStefan Roese u32 br4; /* LBC Base 4 */ 280*a47a12beSStefan Roese u32 or4; /* LBC Options 4 */ 281*a47a12beSStefan Roese u32 br5; /* LBC Base 5 */ 282*a47a12beSStefan Roese u32 or5; /* LBC Options 5 */ 283*a47a12beSStefan Roese u32 br6; /* LBC Base 6 */ 284*a47a12beSStefan Roese u32 or6; /* LBC Options 6 */ 285*a47a12beSStefan Roese u32 br7; /* LBC Base 7 */ 286*a47a12beSStefan Roese u32 or7; /* LBC Options 7 */ 287*a47a12beSStefan Roese u8 res1[40]; 288*a47a12beSStefan Roese u32 mar; /* LBC UPM Addr */ 289*a47a12beSStefan Roese u8 res2[4]; 290*a47a12beSStefan Roese u32 mamr; /* LBC UPMA Mode */ 291*a47a12beSStefan Roese u32 mbmr; /* LBC UPMB Mode */ 292*a47a12beSStefan Roese u32 mcmr; /* LBC UPMC Mode */ 293*a47a12beSStefan Roese u8 res3[8]; 294*a47a12beSStefan Roese u32 mrtpr; /* LBC Memory Refresh Timer Prescaler */ 295*a47a12beSStefan Roese u32 mdr; /* LBC UPM Data */ 296*a47a12beSStefan Roese u8 res4[8]; 297*a47a12beSStefan Roese u32 lsdmr; /* LBC SDRAM Mode */ 298*a47a12beSStefan Roese u8 res5[8]; 299*a47a12beSStefan Roese u32 lurt; /* LBC UPM Refresh Timer */ 300*a47a12beSStefan Roese u32 lsrt; /* LBC SDRAM Refresh Timer */ 301*a47a12beSStefan Roese u8 res6[8]; 302*a47a12beSStefan Roese u32 ltesr; /* LBC Transfer Error Status */ 303*a47a12beSStefan Roese u32 ltedr; /* LBC Transfer Error Disable */ 304*a47a12beSStefan Roese u32 lteir; /* LBC Transfer Error IRQ */ 305*a47a12beSStefan Roese u32 lteatr; /* LBC Transfer Error Attrs */ 306*a47a12beSStefan Roese u32 ltear; /* LBC Transfer Error Addr */ 307*a47a12beSStefan Roese u8 res7[12]; 308*a47a12beSStefan Roese u32 lbcr; /* LBC Configuration */ 309*a47a12beSStefan Roese u32 lcrr; /* LBC Clock Ratio */ 310*a47a12beSStefan Roese u8 res8[3880]; 311*a47a12beSStefan Roese } ccsr_lbc_t; 312*a47a12beSStefan Roese 313*a47a12beSStefan Roese /* eSPI Registers */ 314*a47a12beSStefan Roese typedef struct ccsr_espi { 315*a47a12beSStefan Roese u32 mode; /* eSPI mode */ 316*a47a12beSStefan Roese u32 event; /* eSPI event */ 317*a47a12beSStefan Roese u32 mask; /* eSPI mask */ 318*a47a12beSStefan Roese u32 com; /* eSPI command */ 319*a47a12beSStefan Roese u32 tx; /* eSPI transmit FIFO access */ 320*a47a12beSStefan Roese u32 rx; /* eSPI receive FIFO access */ 321*a47a12beSStefan Roese u8 res1[8]; /* reserved */ 322*a47a12beSStefan Roese u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */ 323*a47a12beSStefan Roese u8 res2[4048]; /* fill up to 0x1000 */ 324*a47a12beSStefan Roese } ccsr_espi_t; 325*a47a12beSStefan Roese 326*a47a12beSStefan Roese /* PCI Registers */ 327*a47a12beSStefan Roese typedef struct ccsr_pcix { 328*a47a12beSStefan Roese u32 cfg_addr; /* PCIX Configuration Addr */ 329*a47a12beSStefan Roese u32 cfg_data; /* PCIX Configuration Data */ 330*a47a12beSStefan Roese u32 int_ack; /* PCIX IRQ Acknowledge */ 331*a47a12beSStefan Roese u8 res1[3060]; 332*a47a12beSStefan Roese u32 potar0; /* PCIX Outbound Transaction Addr 0 */ 333*a47a12beSStefan Roese u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */ 334*a47a12beSStefan Roese u32 powbar0; /* PCIX Outbound Window Base Addr 0 */ 335*a47a12beSStefan Roese u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */ 336*a47a12beSStefan Roese u32 powar0; /* PCIX Outbound Window Attrs 0 */ 337*a47a12beSStefan Roese u8 res2[12]; 338*a47a12beSStefan Roese u32 potar1; /* PCIX Outbound Transaction Addr 1 */ 339*a47a12beSStefan Roese u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */ 340*a47a12beSStefan Roese u32 powbar1; /* PCIX Outbound Window Base Addr 1 */ 341*a47a12beSStefan Roese u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */ 342*a47a12beSStefan Roese u32 powar1; /* PCIX Outbound Window Attrs 1 */ 343*a47a12beSStefan Roese u8 res3[12]; 344*a47a12beSStefan Roese u32 potar2; /* PCIX Outbound Transaction Addr 2 */ 345*a47a12beSStefan Roese u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */ 346*a47a12beSStefan Roese u32 powbar2; /* PCIX Outbound Window Base Addr 2 */ 347*a47a12beSStefan Roese u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */ 348*a47a12beSStefan Roese u32 powar2; /* PCIX Outbound Window Attrs 2 */ 349*a47a12beSStefan Roese u8 res4[12]; 350*a47a12beSStefan Roese u32 potar3; /* PCIX Outbound Transaction Addr 3 */ 351*a47a12beSStefan Roese u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */ 352*a47a12beSStefan Roese u32 powbar3; /* PCIX Outbound Window Base Addr 3 */ 353*a47a12beSStefan Roese u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */ 354*a47a12beSStefan Roese u32 powar3; /* PCIX Outbound Window Attrs 3 */ 355*a47a12beSStefan Roese u8 res5[12]; 356*a47a12beSStefan Roese u32 potar4; /* PCIX Outbound Transaction Addr 4 */ 357*a47a12beSStefan Roese u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */ 358*a47a12beSStefan Roese u32 powbar4; /* PCIX Outbound Window Base Addr 4 */ 359*a47a12beSStefan Roese u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */ 360*a47a12beSStefan Roese u32 powar4; /* PCIX Outbound Window Attrs 4 */ 361*a47a12beSStefan Roese u8 res6[268]; 362*a47a12beSStefan Roese u32 pitar3; /* PCIX Inbound Translation Addr 3 */ 363*a47a12beSStefan Roese u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */ 364*a47a12beSStefan Roese u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */ 365*a47a12beSStefan Roese u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */ 366*a47a12beSStefan Roese u32 piwar3; /* PCIX Inbound Window Attrs 3 */ 367*a47a12beSStefan Roese u8 res7[12]; 368*a47a12beSStefan Roese u32 pitar2; /* PCIX Inbound Translation Addr 2 */ 369*a47a12beSStefan Roese u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */ 370*a47a12beSStefan Roese u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */ 371*a47a12beSStefan Roese u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */ 372*a47a12beSStefan Roese u32 piwar2; /* PCIX Inbound Window Attrs 2 */ 373*a47a12beSStefan Roese u8 res8[12]; 374*a47a12beSStefan Roese u32 pitar1; /* PCIX Inbound Translation Addr 1 */ 375*a47a12beSStefan Roese u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */ 376*a47a12beSStefan Roese u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */ 377*a47a12beSStefan Roese u8 res9[4]; 378*a47a12beSStefan Roese u32 piwar1; /* PCIX Inbound Window Attrs 1 */ 379*a47a12beSStefan Roese u8 res10[12]; 380*a47a12beSStefan Roese u32 pedr; /* PCIX Error Detect */ 381*a47a12beSStefan Roese u32 pecdr; /* PCIX Error Capture Disable */ 382*a47a12beSStefan Roese u32 peer; /* PCIX Error Enable */ 383*a47a12beSStefan Roese u32 peattrcr; /* PCIX Error Attrs Capture */ 384*a47a12beSStefan Roese u32 peaddrcr; /* PCIX Error Addr Capture */ 385*a47a12beSStefan Roese u32 peextaddrcr; /* PCIX Error Extended Addr Capture */ 386*a47a12beSStefan Roese u32 pedlcr; /* PCIX Error Data Low Capture */ 387*a47a12beSStefan Roese u32 pedhcr; /* PCIX Error Error Data High Capture */ 388*a47a12beSStefan Roese u32 gas_timr; /* PCIX Gasket Timer */ 389*a47a12beSStefan Roese u8 res11[476]; 390*a47a12beSStefan Roese } ccsr_pcix_t; 391*a47a12beSStefan Roese 392*a47a12beSStefan Roese #define PCIX_COMMAND 0x62 393*a47a12beSStefan Roese #define POWAR_EN 0x80000000 394*a47a12beSStefan Roese #define POWAR_IO_READ 0x00080000 395*a47a12beSStefan Roese #define POWAR_MEM_READ 0x00040000 396*a47a12beSStefan Roese #define POWAR_IO_WRITE 0x00008000 397*a47a12beSStefan Roese #define POWAR_MEM_WRITE 0x00004000 398*a47a12beSStefan Roese #define POWAR_MEM_512M 0x0000001c 399*a47a12beSStefan Roese #define POWAR_IO_1M 0x00000013 400*a47a12beSStefan Roese 401*a47a12beSStefan Roese #define PIWAR_EN 0x80000000 402*a47a12beSStefan Roese #define PIWAR_PF 0x20000000 403*a47a12beSStefan Roese #define PIWAR_LOCAL 0x00f00000 404*a47a12beSStefan Roese #define PIWAR_READ_SNOOP 0x00050000 405*a47a12beSStefan Roese #define PIWAR_WRITE_SNOOP 0x00005000 406*a47a12beSStefan Roese #define PIWAR_MEM_2G 0x0000001e 407*a47a12beSStefan Roese 408*a47a12beSStefan Roese typedef struct ccsr_gpio { 409*a47a12beSStefan Roese u32 gpdir; 410*a47a12beSStefan Roese u32 gpodr; 411*a47a12beSStefan Roese u32 gpdat; 412*a47a12beSStefan Roese u32 gpier; 413*a47a12beSStefan Roese u32 gpimr; 414*a47a12beSStefan Roese u32 gpicr; 415*a47a12beSStefan Roese } ccsr_gpio_t; 416*a47a12beSStefan Roese 417*a47a12beSStefan Roese /* L2 Cache Registers */ 418*a47a12beSStefan Roese typedef struct ccsr_l2cache { 419*a47a12beSStefan Roese u32 l2ctl; /* L2 configuration 0 */ 420*a47a12beSStefan Roese u8 res1[12]; 421*a47a12beSStefan Roese u32 l2cewar0; /* L2 cache external write addr 0 */ 422*a47a12beSStefan Roese u8 res2[4]; 423*a47a12beSStefan Roese u32 l2cewcr0; /* L2 cache external write control 0 */ 424*a47a12beSStefan Roese u8 res3[4]; 425*a47a12beSStefan Roese u32 l2cewar1; /* L2 cache external write addr 1 */ 426*a47a12beSStefan Roese u8 res4[4]; 427*a47a12beSStefan Roese u32 l2cewcr1; /* L2 cache external write control 1 */ 428*a47a12beSStefan Roese u8 res5[4]; 429*a47a12beSStefan Roese u32 l2cewar2; /* L2 cache external write addr 2 */ 430*a47a12beSStefan Roese u8 res6[4]; 431*a47a12beSStefan Roese u32 l2cewcr2; /* L2 cache external write control 2 */ 432*a47a12beSStefan Roese u8 res7[4]; 433*a47a12beSStefan Roese u32 l2cewar3; /* L2 cache external write addr 3 */ 434*a47a12beSStefan Roese u8 res8[4]; 435*a47a12beSStefan Roese u32 l2cewcr3; /* L2 cache external write control 3 */ 436*a47a12beSStefan Roese u8 res9[180]; 437*a47a12beSStefan Roese u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */ 438*a47a12beSStefan Roese u8 res10[4]; 439*a47a12beSStefan Roese u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */ 440*a47a12beSStefan Roese u8 res11[3316]; 441*a47a12beSStefan Roese u32 l2errinjhi; /* L2 error injection mask high */ 442*a47a12beSStefan Roese u32 l2errinjlo; /* L2 error injection mask low */ 443*a47a12beSStefan Roese u32 l2errinjctl; /* L2 error injection tag/ECC control */ 444*a47a12beSStefan Roese u8 res12[20]; 445*a47a12beSStefan Roese u32 l2captdatahi; /* L2 error data high capture */ 446*a47a12beSStefan Roese u32 l2captdatalo; /* L2 error data low capture */ 447*a47a12beSStefan Roese u32 l2captecc; /* L2 error ECC capture */ 448*a47a12beSStefan Roese u8 res13[20]; 449*a47a12beSStefan Roese u32 l2errdet; /* L2 error detect */ 450*a47a12beSStefan Roese u32 l2errdis; /* L2 error disable */ 451*a47a12beSStefan Roese u32 l2errinten; /* L2 error interrupt enable */ 452*a47a12beSStefan Roese u32 l2errattr; /* L2 error attributes capture */ 453*a47a12beSStefan Roese u32 l2erraddr; /* L2 error addr capture */ 454*a47a12beSStefan Roese u8 res14[4]; 455*a47a12beSStefan Roese u32 l2errctl; /* L2 error control */ 456*a47a12beSStefan Roese u8 res15[420]; 457*a47a12beSStefan Roese } ccsr_l2cache_t; 458*a47a12beSStefan Roese 459*a47a12beSStefan Roese #define MPC85xx_L2CTL_L2E 0x80000000 460*a47a12beSStefan Roese #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000 461*a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_MBECC 0x00000008 462*a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_SBECC 0x00000004 463*a47a12beSStefan Roese 464*a47a12beSStefan Roese /* DMA Registers */ 465*a47a12beSStefan Roese typedef struct ccsr_dma { 466*a47a12beSStefan Roese u8 res1[256]; 467*a47a12beSStefan Roese struct fsl_dma dma[4]; 468*a47a12beSStefan Roese u32 dgsr; /* DMA General Status */ 469*a47a12beSStefan Roese u8 res2[11516]; 470*a47a12beSStefan Roese } ccsr_dma_t; 471*a47a12beSStefan Roese 472*a47a12beSStefan Roese /* tsec */ 473*a47a12beSStefan Roese typedef struct ccsr_tsec { 474*a47a12beSStefan Roese u8 res1[16]; 475*a47a12beSStefan Roese u32 ievent; /* IRQ Event */ 476*a47a12beSStefan Roese u32 imask; /* IRQ Mask */ 477*a47a12beSStefan Roese u32 edis; /* Error Disabled */ 478*a47a12beSStefan Roese u8 res2[4]; 479*a47a12beSStefan Roese u32 ecntrl; /* Ethernet Control */ 480*a47a12beSStefan Roese u32 minflr; /* Minimum Frame Len */ 481*a47a12beSStefan Roese u32 ptv; /* Pause Time Value */ 482*a47a12beSStefan Roese u32 dmactrl; /* DMA Control */ 483*a47a12beSStefan Roese u32 tbipa; /* TBI PHY Addr */ 484*a47a12beSStefan Roese u8 res3[88]; 485*a47a12beSStefan Roese u32 fifo_tx_thr; /* FIFO transmit threshold */ 486*a47a12beSStefan Roese u8 res4[8]; 487*a47a12beSStefan Roese u32 fifo_tx_starve; /* FIFO transmit starve */ 488*a47a12beSStefan Roese u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */ 489*a47a12beSStefan Roese u8 res5[96]; 490*a47a12beSStefan Roese u32 tctrl; /* TX Control */ 491*a47a12beSStefan Roese u32 tstat; /* TX Status */ 492*a47a12beSStefan Roese u8 res6[4]; 493*a47a12beSStefan Roese u32 tbdlen; /* TX Buffer Desc Data Len */ 494*a47a12beSStefan Roese u8 res7[16]; 495*a47a12beSStefan Roese u32 ctbptrh; /* Current TX Buffer Desc Ptr High */ 496*a47a12beSStefan Roese u32 ctbptr; /* Current TX Buffer Desc Ptr */ 497*a47a12beSStefan Roese u8 res8[88]; 498*a47a12beSStefan Roese u32 tbptrh; /* TX Buffer Desc Ptr High */ 499*a47a12beSStefan Roese u32 tbptr; /* TX Buffer Desc Ptr Low */ 500*a47a12beSStefan Roese u8 res9[120]; 501*a47a12beSStefan Roese u32 tbaseh; /* TX Desc Base Addr High */ 502*a47a12beSStefan Roese u32 tbase; /* TX Desc Base Addr */ 503*a47a12beSStefan Roese u8 res10[168]; 504*a47a12beSStefan Roese u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */ 505*a47a12beSStefan Roese u32 ostbdp; /* OOS TX Data Buffer Ptr */ 506*a47a12beSStefan Roese u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */ 507*a47a12beSStefan Roese u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */ 508*a47a12beSStefan Roese u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */ 509*a47a12beSStefan Roese u32 os32tbdr; /* OOS 32 Bytes TX Reserved */ 510*a47a12beSStefan Roese u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */ 511*a47a12beSStefan Roese u8 res11[52]; 512*a47a12beSStefan Roese u32 rctrl; /* RX Control */ 513*a47a12beSStefan Roese u32 rstat; /* RX Status */ 514*a47a12beSStefan Roese u8 res12[4]; 515*a47a12beSStefan Roese u32 rbdlen; /* RxBD Data Len */ 516*a47a12beSStefan Roese u8 res13[16]; 517*a47a12beSStefan Roese u32 crbptrh; /* Current RX Buffer Desc Ptr High */ 518*a47a12beSStefan Roese u32 crbptr; /* Current RX Buffer Desc Ptr */ 519*a47a12beSStefan Roese u8 res14[24]; 520*a47a12beSStefan Roese u32 mrblr; /* Maximum RX Buffer Len */ 521*a47a12beSStefan Roese u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */ 522*a47a12beSStefan Roese u8 res15[56]; 523*a47a12beSStefan Roese u32 rbptrh; /* RX Buffer Desc Ptr High 0 */ 524*a47a12beSStefan Roese u32 rbptr; /* RX Buffer Desc Ptr */ 525*a47a12beSStefan Roese u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */ 526*a47a12beSStefan Roese u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */ 527*a47a12beSStefan Roese u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */ 528*a47a12beSStefan Roese u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */ 529*a47a12beSStefan Roese u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */ 530*a47a12beSStefan Roese u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */ 531*a47a12beSStefan Roese u8 res16[96]; 532*a47a12beSStefan Roese u32 rbaseh; /* RX Desc Base Addr High 0 */ 533*a47a12beSStefan Roese u32 rbase; /* RX Desc Base Addr */ 534*a47a12beSStefan Roese u32 rbaseh1; /* RX Desc Base Addr High 1 */ 535*a47a12beSStefan Roese u32 rbasel1; /* RX Desc Base Addr Low 1 */ 536*a47a12beSStefan Roese u32 rbaseh2; /* RX Desc Base Addr High 2 */ 537*a47a12beSStefan Roese u32 rbasel2; /* RX Desc Base Addr Low 2 */ 538*a47a12beSStefan Roese u32 rbaseh3; /* RX Desc Base Addr High 3 */ 539*a47a12beSStefan Roese u32 rbasel3; /* RX Desc Base Addr Low 3 */ 540*a47a12beSStefan Roese u8 res17[224]; 541*a47a12beSStefan Roese u32 maccfg1; /* MAC Configuration 1 */ 542*a47a12beSStefan Roese u32 maccfg2; /* MAC Configuration 2 */ 543*a47a12beSStefan Roese u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 544*a47a12beSStefan Roese u32 hafdup; /* Half Duplex */ 545*a47a12beSStefan Roese u32 maxfrm; /* Maximum Frame Len */ 546*a47a12beSStefan Roese u8 res18[12]; 547*a47a12beSStefan Roese u32 miimcfg; /* MII Management Configuration */ 548*a47a12beSStefan Roese u32 miimcom; /* MII Management Cmd */ 549*a47a12beSStefan Roese u32 miimadd; /* MII Management Addr */ 550*a47a12beSStefan Roese u32 miimcon; /* MII Management Control */ 551*a47a12beSStefan Roese u32 miimstat; /* MII Management Status */ 552*a47a12beSStefan Roese u32 miimind; /* MII Management Indicator */ 553*a47a12beSStefan Roese u8 res19[4]; 554*a47a12beSStefan Roese u32 ifstat; /* Interface Status */ 555*a47a12beSStefan Roese u32 macstnaddr1; /* Station Addr Part 1 */ 556*a47a12beSStefan Roese u32 macstnaddr2; /* Station Addr Part 2 */ 557*a47a12beSStefan Roese u8 res20[312]; 558*a47a12beSStefan Roese u32 tr64; /* TX & RX 64-byte Frame Counter */ 559*a47a12beSStefan Roese u32 tr127; /* TX & RX 65-127 byte Frame Counter */ 560*a47a12beSStefan Roese u32 tr255; /* TX & RX 128-255 byte Frame Counter */ 561*a47a12beSStefan Roese u32 tr511; /* TX & RX 256-511 byte Frame Counter */ 562*a47a12beSStefan Roese u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */ 563*a47a12beSStefan Roese u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */ 564*a47a12beSStefan Roese u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */ 565*a47a12beSStefan Roese u32 rbyt; /* RX Byte Counter */ 566*a47a12beSStefan Roese u32 rpkt; /* RX Packet Counter */ 567*a47a12beSStefan Roese u32 rfcs; /* RX FCS Error Counter */ 568*a47a12beSStefan Roese u32 rmca; /* RX Multicast Packet Counter */ 569*a47a12beSStefan Roese u32 rbca; /* RX Broadcast Packet Counter */ 570*a47a12beSStefan Roese u32 rxcf; /* RX Control Frame Packet Counter */ 571*a47a12beSStefan Roese u32 rxpf; /* RX Pause Frame Packet Counter */ 572*a47a12beSStefan Roese u32 rxuo; /* RX Unknown OP Code Counter */ 573*a47a12beSStefan Roese u32 raln; /* RX Alignment Error Counter */ 574*a47a12beSStefan Roese u32 rflr; /* RX Frame Len Error Counter */ 575*a47a12beSStefan Roese u32 rcde; /* RX Code Error Counter */ 576*a47a12beSStefan Roese u32 rcse; /* RX Carrier Sense Error Counter */ 577*a47a12beSStefan Roese u32 rund; /* RX Undersize Packet Counter */ 578*a47a12beSStefan Roese u32 rovr; /* RX Oversize Packet Counter */ 579*a47a12beSStefan Roese u32 rfrg; /* RX Fragments Counter */ 580*a47a12beSStefan Roese u32 rjbr; /* RX Jabber Counter */ 581*a47a12beSStefan Roese u32 rdrp; /* RX Drop Counter */ 582*a47a12beSStefan Roese u32 tbyt; /* TX Byte Counter Counter */ 583*a47a12beSStefan Roese u32 tpkt; /* TX Packet Counter */ 584*a47a12beSStefan Roese u32 tmca; /* TX Multicast Packet Counter */ 585*a47a12beSStefan Roese u32 tbca; /* TX Broadcast Packet Counter */ 586*a47a12beSStefan Roese u32 txpf; /* TX Pause Control Frame Counter */ 587*a47a12beSStefan Roese u32 tdfr; /* TX Deferral Packet Counter */ 588*a47a12beSStefan Roese u32 tedf; /* TX Excessive Deferral Packet Counter */ 589*a47a12beSStefan Roese u32 tscl; /* TX Single Collision Packet Counter */ 590*a47a12beSStefan Roese u32 tmcl; /* TX Multiple Collision Packet Counter */ 591*a47a12beSStefan Roese u32 tlcl; /* TX Late Collision Packet Counter */ 592*a47a12beSStefan Roese u32 txcl; /* TX Excessive Collision Packet Counter */ 593*a47a12beSStefan Roese u32 tncl; /* TX Total Collision Counter */ 594*a47a12beSStefan Roese u8 res21[4]; 595*a47a12beSStefan Roese u32 tdrp; /* TX Drop Frame Counter */ 596*a47a12beSStefan Roese u32 tjbr; /* TX Jabber Frame Counter */ 597*a47a12beSStefan Roese u32 tfcs; /* TX FCS Error Counter */ 598*a47a12beSStefan Roese u32 txcf; /* TX Control Frame Counter */ 599*a47a12beSStefan Roese u32 tovr; /* TX Oversize Frame Counter */ 600*a47a12beSStefan Roese u32 tund; /* TX Undersize Frame Counter */ 601*a47a12beSStefan Roese u32 tfrg; /* TX Fragments Frame Counter */ 602*a47a12beSStefan Roese u32 car1; /* Carry One */ 603*a47a12beSStefan Roese u32 car2; /* Carry Two */ 604*a47a12beSStefan Roese u32 cam1; /* Carry Mask One */ 605*a47a12beSStefan Roese u32 cam2; /* Carry Mask Two */ 606*a47a12beSStefan Roese u8 res22[192]; 607*a47a12beSStefan Roese u32 iaddr0; /* Indivdual addr 0 */ 608*a47a12beSStefan Roese u32 iaddr1; /* Indivdual addr 1 */ 609*a47a12beSStefan Roese u32 iaddr2; /* Indivdual addr 2 */ 610*a47a12beSStefan Roese u32 iaddr3; /* Indivdual addr 3 */ 611*a47a12beSStefan Roese u32 iaddr4; /* Indivdual addr 4 */ 612*a47a12beSStefan Roese u32 iaddr5; /* Indivdual addr 5 */ 613*a47a12beSStefan Roese u32 iaddr6; /* Indivdual addr 6 */ 614*a47a12beSStefan Roese u32 iaddr7; /* Indivdual addr 7 */ 615*a47a12beSStefan Roese u8 res23[96]; 616*a47a12beSStefan Roese u32 gaddr0; /* Global addr 0 */ 617*a47a12beSStefan Roese u32 gaddr1; /* Global addr 1 */ 618*a47a12beSStefan Roese u32 gaddr2; /* Global addr 2 */ 619*a47a12beSStefan Roese u32 gaddr3; /* Global addr 3 */ 620*a47a12beSStefan Roese u32 gaddr4; /* Global addr 4 */ 621*a47a12beSStefan Roese u32 gaddr5; /* Global addr 5 */ 622*a47a12beSStefan Roese u32 gaddr6; /* Global addr 6 */ 623*a47a12beSStefan Roese u32 gaddr7; /* Global addr 7 */ 624*a47a12beSStefan Roese u8 res24[96]; 625*a47a12beSStefan Roese u32 pmd0; /* Pattern Match Data */ 626*a47a12beSStefan Roese u8 res25[4]; 627*a47a12beSStefan Roese u32 pmask0; /* Pattern Mask */ 628*a47a12beSStefan Roese u8 res26[4]; 629*a47a12beSStefan Roese u32 pcntrl0; /* Pattern Match Control */ 630*a47a12beSStefan Roese u8 res27[4]; 631*a47a12beSStefan Roese u32 pattrb0; /* Pattern Match Attrs */ 632*a47a12beSStefan Roese u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */ 633*a47a12beSStefan Roese u32 pmd1; /* Pattern Match Data */ 634*a47a12beSStefan Roese u8 res28[4]; 635*a47a12beSStefan Roese u32 pmask1; /* Pattern Mask */ 636*a47a12beSStefan Roese u8 res29[4]; 637*a47a12beSStefan Roese u32 pcntrl1; /* Pattern Match Control */ 638*a47a12beSStefan Roese u8 res30[4]; 639*a47a12beSStefan Roese u32 pattrb1; /* Pattern Match Attrs */ 640*a47a12beSStefan Roese u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */ 641*a47a12beSStefan Roese u32 pmd2; /* Pattern Match Data */ 642*a47a12beSStefan Roese u8 res31[4]; 643*a47a12beSStefan Roese u32 pmask2; /* Pattern Mask */ 644*a47a12beSStefan Roese u8 res32[4]; 645*a47a12beSStefan Roese u32 pcntrl2; /* Pattern Match Control */ 646*a47a12beSStefan Roese u8 res33[4]; 647*a47a12beSStefan Roese u32 pattrb2; /* Pattern Match Attrs */ 648*a47a12beSStefan Roese u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */ 649*a47a12beSStefan Roese u32 pmd3; /* Pattern Match Data */ 650*a47a12beSStefan Roese u8 res34[4]; 651*a47a12beSStefan Roese u32 pmask3; /* Pattern Mask */ 652*a47a12beSStefan Roese u8 res35[4]; 653*a47a12beSStefan Roese u32 pcntrl3; /* Pattern Match Control */ 654*a47a12beSStefan Roese u8 res36[4]; 655*a47a12beSStefan Roese u32 pattrb3; /* Pattern Match Attrs */ 656*a47a12beSStefan Roese u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */ 657*a47a12beSStefan Roese u32 pmd4; /* Pattern Match Data */ 658*a47a12beSStefan Roese u8 res37[4]; 659*a47a12beSStefan Roese u32 pmask4; /* Pattern Mask */ 660*a47a12beSStefan Roese u8 res38[4]; 661*a47a12beSStefan Roese u32 pcntrl4; /* Pattern Match Control */ 662*a47a12beSStefan Roese u8 res39[4]; 663*a47a12beSStefan Roese u32 pattrb4; /* Pattern Match Attrs */ 664*a47a12beSStefan Roese u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */ 665*a47a12beSStefan Roese u32 pmd5; /* Pattern Match Data */ 666*a47a12beSStefan Roese u8 res40[4]; 667*a47a12beSStefan Roese u32 pmask5; /* Pattern Mask */ 668*a47a12beSStefan Roese u8 res41[4]; 669*a47a12beSStefan Roese u32 pcntrl5; /* Pattern Match Control */ 670*a47a12beSStefan Roese u8 res42[4]; 671*a47a12beSStefan Roese u32 pattrb5; /* Pattern Match Attrs */ 672*a47a12beSStefan Roese u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */ 673*a47a12beSStefan Roese u32 pmd6; /* Pattern Match Data */ 674*a47a12beSStefan Roese u8 res43[4]; 675*a47a12beSStefan Roese u32 pmask6; /* Pattern Mask */ 676*a47a12beSStefan Roese u8 res44[4]; 677*a47a12beSStefan Roese u32 pcntrl6; /* Pattern Match Control */ 678*a47a12beSStefan Roese u8 res45[4]; 679*a47a12beSStefan Roese u32 pattrb6; /* Pattern Match Attrs */ 680*a47a12beSStefan Roese u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */ 681*a47a12beSStefan Roese u32 pmd7; /* Pattern Match Data */ 682*a47a12beSStefan Roese u8 res46[4]; 683*a47a12beSStefan Roese u32 pmask7; /* Pattern Mask */ 684*a47a12beSStefan Roese u8 res47[4]; 685*a47a12beSStefan Roese u32 pcntrl7; /* Pattern Match Control */ 686*a47a12beSStefan Roese u8 res48[4]; 687*a47a12beSStefan Roese u32 pattrb7; /* Pattern Match Attrs */ 688*a47a12beSStefan Roese u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */ 689*a47a12beSStefan Roese u32 pmd8; /* Pattern Match Data */ 690*a47a12beSStefan Roese u8 res49[4]; 691*a47a12beSStefan Roese u32 pmask8; /* Pattern Mask */ 692*a47a12beSStefan Roese u8 res50[4]; 693*a47a12beSStefan Roese u32 pcntrl8; /* Pattern Match Control */ 694*a47a12beSStefan Roese u8 res51[4]; 695*a47a12beSStefan Roese u32 pattrb8; /* Pattern Match Attrs */ 696*a47a12beSStefan Roese u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */ 697*a47a12beSStefan Roese u32 pmd9; /* Pattern Match Data */ 698*a47a12beSStefan Roese u8 res52[4]; 699*a47a12beSStefan Roese u32 pmask9; /* Pattern Mask */ 700*a47a12beSStefan Roese u8 res53[4]; 701*a47a12beSStefan Roese u32 pcntrl9; /* Pattern Match Control */ 702*a47a12beSStefan Roese u8 res54[4]; 703*a47a12beSStefan Roese u32 pattrb9; /* Pattern Match Attrs */ 704*a47a12beSStefan Roese u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */ 705*a47a12beSStefan Roese u32 pmd10; /* Pattern Match Data */ 706*a47a12beSStefan Roese u8 res55[4]; 707*a47a12beSStefan Roese u32 pmask10; /* Pattern Mask */ 708*a47a12beSStefan Roese u8 res56[4]; 709*a47a12beSStefan Roese u32 pcntrl10; /* Pattern Match Control */ 710*a47a12beSStefan Roese u8 res57[4]; 711*a47a12beSStefan Roese u32 pattrb10; /* Pattern Match Attrs */ 712*a47a12beSStefan Roese u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */ 713*a47a12beSStefan Roese u32 pmd11; /* Pattern Match Data */ 714*a47a12beSStefan Roese u8 res58[4]; 715*a47a12beSStefan Roese u32 pmask11; /* Pattern Mask */ 716*a47a12beSStefan Roese u8 res59[4]; 717*a47a12beSStefan Roese u32 pcntrl11; /* Pattern Match Control */ 718*a47a12beSStefan Roese u8 res60[4]; 719*a47a12beSStefan Roese u32 pattrb11; /* Pattern Match Attrs */ 720*a47a12beSStefan Roese u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */ 721*a47a12beSStefan Roese u32 pmd12; /* Pattern Match Data */ 722*a47a12beSStefan Roese u8 res61[4]; 723*a47a12beSStefan Roese u32 pmask12; /* Pattern Mask */ 724*a47a12beSStefan Roese u8 res62[4]; 725*a47a12beSStefan Roese u32 pcntrl12; /* Pattern Match Control */ 726*a47a12beSStefan Roese u8 res63[4]; 727*a47a12beSStefan Roese u32 pattrb12; /* Pattern Match Attrs */ 728*a47a12beSStefan Roese u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */ 729*a47a12beSStefan Roese u32 pmd13; /* Pattern Match Data */ 730*a47a12beSStefan Roese u8 res64[4]; 731*a47a12beSStefan Roese u32 pmask13; /* Pattern Mask */ 732*a47a12beSStefan Roese u8 res65[4]; 733*a47a12beSStefan Roese u32 pcntrl13; /* Pattern Match Control */ 734*a47a12beSStefan Roese u8 res66[4]; 735*a47a12beSStefan Roese u32 pattrb13; /* Pattern Match Attrs */ 736*a47a12beSStefan Roese u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */ 737*a47a12beSStefan Roese u32 pmd14; /* Pattern Match Data */ 738*a47a12beSStefan Roese u8 res67[4]; 739*a47a12beSStefan Roese u32 pmask14; /* Pattern Mask */ 740*a47a12beSStefan Roese u8 res68[4]; 741*a47a12beSStefan Roese u32 pcntrl14; /* Pattern Match Control */ 742*a47a12beSStefan Roese u8 res69[4]; 743*a47a12beSStefan Roese u32 pattrb14; /* Pattern Match Attrs */ 744*a47a12beSStefan Roese u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */ 745*a47a12beSStefan Roese u32 pmd15; /* Pattern Match Data */ 746*a47a12beSStefan Roese u8 res70[4]; 747*a47a12beSStefan Roese u32 pmask15; /* Pattern Mask */ 748*a47a12beSStefan Roese u8 res71[4]; 749*a47a12beSStefan Roese u32 pcntrl15; /* Pattern Match Control */ 750*a47a12beSStefan Roese u8 res72[4]; 751*a47a12beSStefan Roese u32 pattrb15; /* Pattern Match Attrs */ 752*a47a12beSStefan Roese u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */ 753*a47a12beSStefan Roese u8 res73[248]; 754*a47a12beSStefan Roese u32 attr; /* Attrs */ 755*a47a12beSStefan Roese u32 attreli; /* Attrs Extract Len & Idx */ 756*a47a12beSStefan Roese u8 res74[1024]; 757*a47a12beSStefan Roese } ccsr_tsec_t; 758*a47a12beSStefan Roese 759*a47a12beSStefan Roese /* PIC Registers */ 760*a47a12beSStefan Roese typedef struct ccsr_pic { 761*a47a12beSStefan Roese u8 res1[64]; 762*a47a12beSStefan Roese u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */ 763*a47a12beSStefan Roese u8 res2[12]; 764*a47a12beSStefan Roese u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */ 765*a47a12beSStefan Roese u8 res3[12]; 766*a47a12beSStefan Roese u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */ 767*a47a12beSStefan Roese u8 res4[12]; 768*a47a12beSStefan Roese u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */ 769*a47a12beSStefan Roese u8 res5[12]; 770*a47a12beSStefan Roese u32 ctpr; /* Current Task Priority */ 771*a47a12beSStefan Roese u8 res6[12]; 772*a47a12beSStefan Roese u32 whoami; /* Who Am I */ 773*a47a12beSStefan Roese u8 res7[12]; 774*a47a12beSStefan Roese u32 iack; /* IRQ Acknowledge */ 775*a47a12beSStefan Roese u8 res8[12]; 776*a47a12beSStefan Roese u32 eoi; /* End Of IRQ */ 777*a47a12beSStefan Roese u8 res9[3916]; 778*a47a12beSStefan Roese u32 frr; /* Feature Reporting */ 779*a47a12beSStefan Roese u8 res10[28]; 780*a47a12beSStefan Roese u32 gcr; /* Global Configuration */ 781*a47a12beSStefan Roese #define MPC85xx_PICGCR_RST 0x80000000 782*a47a12beSStefan Roese #define MPC85xx_PICGCR_M 0x20000000 783*a47a12beSStefan Roese u8 res11[92]; 784*a47a12beSStefan Roese u32 vir; /* Vendor Identification */ 785*a47a12beSStefan Roese u8 res12[12]; 786*a47a12beSStefan Roese u32 pir; /* Processor Initialization */ 787*a47a12beSStefan Roese u8 res13[12]; 788*a47a12beSStefan Roese u32 ipivpr0; /* IPI Vector/Priority 0 */ 789*a47a12beSStefan Roese u8 res14[12]; 790*a47a12beSStefan Roese u32 ipivpr1; /* IPI Vector/Priority 1 */ 791*a47a12beSStefan Roese u8 res15[12]; 792*a47a12beSStefan Roese u32 ipivpr2; /* IPI Vector/Priority 2 */ 793*a47a12beSStefan Roese u8 res16[12]; 794*a47a12beSStefan Roese u32 ipivpr3; /* IPI Vector/Priority 3 */ 795*a47a12beSStefan Roese u8 res17[12]; 796*a47a12beSStefan Roese u32 svr; /* Spurious Vector */ 797*a47a12beSStefan Roese u8 res18[12]; 798*a47a12beSStefan Roese u32 tfrr; /* Timer Frequency Reporting */ 799*a47a12beSStefan Roese u8 res19[12]; 800*a47a12beSStefan Roese u32 gtccr0; /* Global Timer Current Count 0 */ 801*a47a12beSStefan Roese u8 res20[12]; 802*a47a12beSStefan Roese u32 gtbcr0; /* Global Timer Base Count 0 */ 803*a47a12beSStefan Roese u8 res21[12]; 804*a47a12beSStefan Roese u32 gtvpr0; /* Global Timer Vector/Priority 0 */ 805*a47a12beSStefan Roese u8 res22[12]; 806*a47a12beSStefan Roese u32 gtdr0; /* Global Timer Destination 0 */ 807*a47a12beSStefan Roese u8 res23[12]; 808*a47a12beSStefan Roese u32 gtccr1; /* Global Timer Current Count 1 */ 809*a47a12beSStefan Roese u8 res24[12]; 810*a47a12beSStefan Roese u32 gtbcr1; /* Global Timer Base Count 1 */ 811*a47a12beSStefan Roese u8 res25[12]; 812*a47a12beSStefan Roese u32 gtvpr1; /* Global Timer Vector/Priority 1 */ 813*a47a12beSStefan Roese u8 res26[12]; 814*a47a12beSStefan Roese u32 gtdr1; /* Global Timer Destination 1 */ 815*a47a12beSStefan Roese u8 res27[12]; 816*a47a12beSStefan Roese u32 gtccr2; /* Global Timer Current Count 2 */ 817*a47a12beSStefan Roese u8 res28[12]; 818*a47a12beSStefan Roese u32 gtbcr2; /* Global Timer Base Count 2 */ 819*a47a12beSStefan Roese u8 res29[12]; 820*a47a12beSStefan Roese u32 gtvpr2; /* Global Timer Vector/Priority 2 */ 821*a47a12beSStefan Roese u8 res30[12]; 822*a47a12beSStefan Roese u32 gtdr2; /* Global Timer Destination 2 */ 823*a47a12beSStefan Roese u8 res31[12]; 824*a47a12beSStefan Roese u32 gtccr3; /* Global Timer Current Count 3 */ 825*a47a12beSStefan Roese u8 res32[12]; 826*a47a12beSStefan Roese u32 gtbcr3; /* Global Timer Base Count 3 */ 827*a47a12beSStefan Roese u8 res33[12]; 828*a47a12beSStefan Roese u32 gtvpr3; /* Global Timer Vector/Priority 3 */ 829*a47a12beSStefan Roese u8 res34[12]; 830*a47a12beSStefan Roese u32 gtdr3; /* Global Timer Destination 3 */ 831*a47a12beSStefan Roese u8 res35[268]; 832*a47a12beSStefan Roese u32 tcr; /* Timer Control */ 833*a47a12beSStefan Roese u8 res36[12]; 834*a47a12beSStefan Roese u32 irqsr0; /* IRQ_OUT Summary 0 */ 835*a47a12beSStefan Roese u8 res37[12]; 836*a47a12beSStefan Roese u32 irqsr1; /* IRQ_OUT Summary 1 */ 837*a47a12beSStefan Roese u8 res38[12]; 838*a47a12beSStefan Roese u32 cisr0; /* Critical IRQ Summary 0 */ 839*a47a12beSStefan Roese u8 res39[12]; 840*a47a12beSStefan Roese u32 cisr1; /* Critical IRQ Summary 1 */ 841*a47a12beSStefan Roese u8 res40[188]; 842*a47a12beSStefan Roese u32 msgr0; /* Message 0 */ 843*a47a12beSStefan Roese u8 res41[12]; 844*a47a12beSStefan Roese u32 msgr1; /* Message 1 */ 845*a47a12beSStefan Roese u8 res42[12]; 846*a47a12beSStefan Roese u32 msgr2; /* Message 2 */ 847*a47a12beSStefan Roese u8 res43[12]; 848*a47a12beSStefan Roese u32 msgr3; /* Message 3 */ 849*a47a12beSStefan Roese u8 res44[204]; 850*a47a12beSStefan Roese u32 mer; /* Message Enable */ 851*a47a12beSStefan Roese u8 res45[12]; 852*a47a12beSStefan Roese u32 msr; /* Message Status */ 853*a47a12beSStefan Roese u8 res46[60140]; 854*a47a12beSStefan Roese u32 eivpr0; /* External IRQ Vector/Priority 0 */ 855*a47a12beSStefan Roese u8 res47[12]; 856*a47a12beSStefan Roese u32 eidr0; /* External IRQ Destination 0 */ 857*a47a12beSStefan Roese u8 res48[12]; 858*a47a12beSStefan Roese u32 eivpr1; /* External IRQ Vector/Priority 1 */ 859*a47a12beSStefan Roese u8 res49[12]; 860*a47a12beSStefan Roese u32 eidr1; /* External IRQ Destination 1 */ 861*a47a12beSStefan Roese u8 res50[12]; 862*a47a12beSStefan Roese u32 eivpr2; /* External IRQ Vector/Priority 2 */ 863*a47a12beSStefan Roese u8 res51[12]; 864*a47a12beSStefan Roese u32 eidr2; /* External IRQ Destination 2 */ 865*a47a12beSStefan Roese u8 res52[12]; 866*a47a12beSStefan Roese u32 eivpr3; /* External IRQ Vector/Priority 3 */ 867*a47a12beSStefan Roese u8 res53[12]; 868*a47a12beSStefan Roese u32 eidr3; /* External IRQ Destination 3 */ 869*a47a12beSStefan Roese u8 res54[12]; 870*a47a12beSStefan Roese u32 eivpr4; /* External IRQ Vector/Priority 4 */ 871*a47a12beSStefan Roese u8 res55[12]; 872*a47a12beSStefan Roese u32 eidr4; /* External IRQ Destination 4 */ 873*a47a12beSStefan Roese u8 res56[12]; 874*a47a12beSStefan Roese u32 eivpr5; /* External IRQ Vector/Priority 5 */ 875*a47a12beSStefan Roese u8 res57[12]; 876*a47a12beSStefan Roese u32 eidr5; /* External IRQ Destination 5 */ 877*a47a12beSStefan Roese u8 res58[12]; 878*a47a12beSStefan Roese u32 eivpr6; /* External IRQ Vector/Priority 6 */ 879*a47a12beSStefan Roese u8 res59[12]; 880*a47a12beSStefan Roese u32 eidr6; /* External IRQ Destination 6 */ 881*a47a12beSStefan Roese u8 res60[12]; 882*a47a12beSStefan Roese u32 eivpr7; /* External IRQ Vector/Priority 7 */ 883*a47a12beSStefan Roese u8 res61[12]; 884*a47a12beSStefan Roese u32 eidr7; /* External IRQ Destination 7 */ 885*a47a12beSStefan Roese u8 res62[12]; 886*a47a12beSStefan Roese u32 eivpr8; /* External IRQ Vector/Priority 8 */ 887*a47a12beSStefan Roese u8 res63[12]; 888*a47a12beSStefan Roese u32 eidr8; /* External IRQ Destination 8 */ 889*a47a12beSStefan Roese u8 res64[12]; 890*a47a12beSStefan Roese u32 eivpr9; /* External IRQ Vector/Priority 9 */ 891*a47a12beSStefan Roese u8 res65[12]; 892*a47a12beSStefan Roese u32 eidr9; /* External IRQ Destination 9 */ 893*a47a12beSStefan Roese u8 res66[12]; 894*a47a12beSStefan Roese u32 eivpr10; /* External IRQ Vector/Priority 10 */ 895*a47a12beSStefan Roese u8 res67[12]; 896*a47a12beSStefan Roese u32 eidr10; /* External IRQ Destination 10 */ 897*a47a12beSStefan Roese u8 res68[12]; 898*a47a12beSStefan Roese u32 eivpr11; /* External IRQ Vector/Priority 11 */ 899*a47a12beSStefan Roese u8 res69[12]; 900*a47a12beSStefan Roese u32 eidr11; /* External IRQ Destination 11 */ 901*a47a12beSStefan Roese u8 res70[140]; 902*a47a12beSStefan Roese u32 iivpr0; /* Internal IRQ Vector/Priority 0 */ 903*a47a12beSStefan Roese u8 res71[12]; 904*a47a12beSStefan Roese u32 iidr0; /* Internal IRQ Destination 0 */ 905*a47a12beSStefan Roese u8 res72[12]; 906*a47a12beSStefan Roese u32 iivpr1; /* Internal IRQ Vector/Priority 1 */ 907*a47a12beSStefan Roese u8 res73[12]; 908*a47a12beSStefan Roese u32 iidr1; /* Internal IRQ Destination 1 */ 909*a47a12beSStefan Roese u8 res74[12]; 910*a47a12beSStefan Roese u32 iivpr2; /* Internal IRQ Vector/Priority 2 */ 911*a47a12beSStefan Roese u8 res75[12]; 912*a47a12beSStefan Roese u32 iidr2; /* Internal IRQ Destination 2 */ 913*a47a12beSStefan Roese u8 res76[12]; 914*a47a12beSStefan Roese u32 iivpr3; /* Internal IRQ Vector/Priority 3 */ 915*a47a12beSStefan Roese u8 res77[12]; 916*a47a12beSStefan Roese u32 iidr3; /* Internal IRQ Destination 3 */ 917*a47a12beSStefan Roese u8 res78[12]; 918*a47a12beSStefan Roese u32 iivpr4; /* Internal IRQ Vector/Priority 4 */ 919*a47a12beSStefan Roese u8 res79[12]; 920*a47a12beSStefan Roese u32 iidr4; /* Internal IRQ Destination 4 */ 921*a47a12beSStefan Roese u8 res80[12]; 922*a47a12beSStefan Roese u32 iivpr5; /* Internal IRQ Vector/Priority 5 */ 923*a47a12beSStefan Roese u8 res81[12]; 924*a47a12beSStefan Roese u32 iidr5; /* Internal IRQ Destination 5 */ 925*a47a12beSStefan Roese u8 res82[12]; 926*a47a12beSStefan Roese u32 iivpr6; /* Internal IRQ Vector/Priority 6 */ 927*a47a12beSStefan Roese u8 res83[12]; 928*a47a12beSStefan Roese u32 iidr6; /* Internal IRQ Destination 6 */ 929*a47a12beSStefan Roese u8 res84[12]; 930*a47a12beSStefan Roese u32 iivpr7; /* Internal IRQ Vector/Priority 7 */ 931*a47a12beSStefan Roese u8 res85[12]; 932*a47a12beSStefan Roese u32 iidr7; /* Internal IRQ Destination 7 */ 933*a47a12beSStefan Roese u8 res86[12]; 934*a47a12beSStefan Roese u32 iivpr8; /* Internal IRQ Vector/Priority 8 */ 935*a47a12beSStefan Roese u8 res87[12]; 936*a47a12beSStefan Roese u32 iidr8; /* Internal IRQ Destination 8 */ 937*a47a12beSStefan Roese u8 res88[12]; 938*a47a12beSStefan Roese u32 iivpr9; /* Internal IRQ Vector/Priority 9 */ 939*a47a12beSStefan Roese u8 res89[12]; 940*a47a12beSStefan Roese u32 iidr9; /* Internal IRQ Destination 9 */ 941*a47a12beSStefan Roese u8 res90[12]; 942*a47a12beSStefan Roese u32 iivpr10; /* Internal IRQ Vector/Priority 10 */ 943*a47a12beSStefan Roese u8 res91[12]; 944*a47a12beSStefan Roese u32 iidr10; /* Internal IRQ Destination 10 */ 945*a47a12beSStefan Roese u8 res92[12]; 946*a47a12beSStefan Roese u32 iivpr11; /* Internal IRQ Vector/Priority 11 */ 947*a47a12beSStefan Roese u8 res93[12]; 948*a47a12beSStefan Roese u32 iidr11; /* Internal IRQ Destination 11 */ 949*a47a12beSStefan Roese u8 res94[12]; 950*a47a12beSStefan Roese u32 iivpr12; /* Internal IRQ Vector/Priority 12 */ 951*a47a12beSStefan Roese u8 res95[12]; 952*a47a12beSStefan Roese u32 iidr12; /* Internal IRQ Destination 12 */ 953*a47a12beSStefan Roese u8 res96[12]; 954*a47a12beSStefan Roese u32 iivpr13; /* Internal IRQ Vector/Priority 13 */ 955*a47a12beSStefan Roese u8 res97[12]; 956*a47a12beSStefan Roese u32 iidr13; /* Internal IRQ Destination 13 */ 957*a47a12beSStefan Roese u8 res98[12]; 958*a47a12beSStefan Roese u32 iivpr14; /* Internal IRQ Vector/Priority 14 */ 959*a47a12beSStefan Roese u8 res99[12]; 960*a47a12beSStefan Roese u32 iidr14; /* Internal IRQ Destination 14 */ 961*a47a12beSStefan Roese u8 res100[12]; 962*a47a12beSStefan Roese u32 iivpr15; /* Internal IRQ Vector/Priority 15 */ 963*a47a12beSStefan Roese u8 res101[12]; 964*a47a12beSStefan Roese u32 iidr15; /* Internal IRQ Destination 15 */ 965*a47a12beSStefan Roese u8 res102[12]; 966*a47a12beSStefan Roese u32 iivpr16; /* Internal IRQ Vector/Priority 16 */ 967*a47a12beSStefan Roese u8 res103[12]; 968*a47a12beSStefan Roese u32 iidr16; /* Internal IRQ Destination 16 */ 969*a47a12beSStefan Roese u8 res104[12]; 970*a47a12beSStefan Roese u32 iivpr17; /* Internal IRQ Vector/Priority 17 */ 971*a47a12beSStefan Roese u8 res105[12]; 972*a47a12beSStefan Roese u32 iidr17; /* Internal IRQ Destination 17 */ 973*a47a12beSStefan Roese u8 res106[12]; 974*a47a12beSStefan Roese u32 iivpr18; /* Internal IRQ Vector/Priority 18 */ 975*a47a12beSStefan Roese u8 res107[12]; 976*a47a12beSStefan Roese u32 iidr18; /* Internal IRQ Destination 18 */ 977*a47a12beSStefan Roese u8 res108[12]; 978*a47a12beSStefan Roese u32 iivpr19; /* Internal IRQ Vector/Priority 19 */ 979*a47a12beSStefan Roese u8 res109[12]; 980*a47a12beSStefan Roese u32 iidr19; /* Internal IRQ Destination 19 */ 981*a47a12beSStefan Roese u8 res110[12]; 982*a47a12beSStefan Roese u32 iivpr20; /* Internal IRQ Vector/Priority 20 */ 983*a47a12beSStefan Roese u8 res111[12]; 984*a47a12beSStefan Roese u32 iidr20; /* Internal IRQ Destination 20 */ 985*a47a12beSStefan Roese u8 res112[12]; 986*a47a12beSStefan Roese u32 iivpr21; /* Internal IRQ Vector/Priority 21 */ 987*a47a12beSStefan Roese u8 res113[12]; 988*a47a12beSStefan Roese u32 iidr21; /* Internal IRQ Destination 21 */ 989*a47a12beSStefan Roese u8 res114[12]; 990*a47a12beSStefan Roese u32 iivpr22; /* Internal IRQ Vector/Priority 22 */ 991*a47a12beSStefan Roese u8 res115[12]; 992*a47a12beSStefan Roese u32 iidr22; /* Internal IRQ Destination 22 */ 993*a47a12beSStefan Roese u8 res116[12]; 994*a47a12beSStefan Roese u32 iivpr23; /* Internal IRQ Vector/Priority 23 */ 995*a47a12beSStefan Roese u8 res117[12]; 996*a47a12beSStefan Roese u32 iidr23; /* Internal IRQ Destination 23 */ 997*a47a12beSStefan Roese u8 res118[12]; 998*a47a12beSStefan Roese u32 iivpr24; /* Internal IRQ Vector/Priority 24 */ 999*a47a12beSStefan Roese u8 res119[12]; 1000*a47a12beSStefan Roese u32 iidr24; /* Internal IRQ Destination 24 */ 1001*a47a12beSStefan Roese u8 res120[12]; 1002*a47a12beSStefan Roese u32 iivpr25; /* Internal IRQ Vector/Priority 25 */ 1003*a47a12beSStefan Roese u8 res121[12]; 1004*a47a12beSStefan Roese u32 iidr25; /* Internal IRQ Destination 25 */ 1005*a47a12beSStefan Roese u8 res122[12]; 1006*a47a12beSStefan Roese u32 iivpr26; /* Internal IRQ Vector/Priority 26 */ 1007*a47a12beSStefan Roese u8 res123[12]; 1008*a47a12beSStefan Roese u32 iidr26; /* Internal IRQ Destination 26 */ 1009*a47a12beSStefan Roese u8 res124[12]; 1010*a47a12beSStefan Roese u32 iivpr27; /* Internal IRQ Vector/Priority 27 */ 1011*a47a12beSStefan Roese u8 res125[12]; 1012*a47a12beSStefan Roese u32 iidr27; /* Internal IRQ Destination 27 */ 1013*a47a12beSStefan Roese u8 res126[12]; 1014*a47a12beSStefan Roese u32 iivpr28; /* Internal IRQ Vector/Priority 28 */ 1015*a47a12beSStefan Roese u8 res127[12]; 1016*a47a12beSStefan Roese u32 iidr28; /* Internal IRQ Destination 28 */ 1017*a47a12beSStefan Roese u8 res128[12]; 1018*a47a12beSStefan Roese u32 iivpr29; /* Internal IRQ Vector/Priority 29 */ 1019*a47a12beSStefan Roese u8 res129[12]; 1020*a47a12beSStefan Roese u32 iidr29; /* Internal IRQ Destination 29 */ 1021*a47a12beSStefan Roese u8 res130[12]; 1022*a47a12beSStefan Roese u32 iivpr30; /* Internal IRQ Vector/Priority 30 */ 1023*a47a12beSStefan Roese u8 res131[12]; 1024*a47a12beSStefan Roese u32 iidr30; /* Internal IRQ Destination 30 */ 1025*a47a12beSStefan Roese u8 res132[12]; 1026*a47a12beSStefan Roese u32 iivpr31; /* Internal IRQ Vector/Priority 31 */ 1027*a47a12beSStefan Roese u8 res133[12]; 1028*a47a12beSStefan Roese u32 iidr31; /* Internal IRQ Destination 31 */ 1029*a47a12beSStefan Roese u8 res134[4108]; 1030*a47a12beSStefan Roese u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */ 1031*a47a12beSStefan Roese u8 res135[12]; 1032*a47a12beSStefan Roese u32 midr0; /* Messaging IRQ Destination 0 */ 1033*a47a12beSStefan Roese u8 res136[12]; 1034*a47a12beSStefan Roese u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */ 1035*a47a12beSStefan Roese u8 res137[12]; 1036*a47a12beSStefan Roese u32 midr1; /* Messaging IRQ Destination 1 */ 1037*a47a12beSStefan Roese u8 res138[12]; 1038*a47a12beSStefan Roese u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */ 1039*a47a12beSStefan Roese u8 res139[12]; 1040*a47a12beSStefan Roese u32 midr2; /* Messaging IRQ Destination 2 */ 1041*a47a12beSStefan Roese u8 res140[12]; 1042*a47a12beSStefan Roese u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */ 1043*a47a12beSStefan Roese u8 res141[12]; 1044*a47a12beSStefan Roese u32 midr3; /* Messaging IRQ Destination 3 */ 1045*a47a12beSStefan Roese u8 res142[59852]; 1046*a47a12beSStefan Roese u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */ 1047*a47a12beSStefan Roese u8 res143[12]; 1048*a47a12beSStefan Roese u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */ 1049*a47a12beSStefan Roese u8 res144[12]; 1050*a47a12beSStefan Roese u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */ 1051*a47a12beSStefan Roese u8 res145[12]; 1052*a47a12beSStefan Roese u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */ 1053*a47a12beSStefan Roese u8 res146[12]; 1054*a47a12beSStefan Roese u32 ctpr0; /* Current Task Priority for Processor 0 */ 1055*a47a12beSStefan Roese u8 res147[12]; 1056*a47a12beSStefan Roese u32 whoami0; /* Who Am I for Processor 0 */ 1057*a47a12beSStefan Roese u8 res148[12]; 1058*a47a12beSStefan Roese u32 iack0; /* IRQ Acknowledge for Processor 0 */ 1059*a47a12beSStefan Roese u8 res149[12]; 1060*a47a12beSStefan Roese u32 eoi0; /* End Of IRQ for Processor 0 */ 1061*a47a12beSStefan Roese u8 res150[130892]; 1062*a47a12beSStefan Roese } ccsr_pic_t; 1063*a47a12beSStefan Roese 1064*a47a12beSStefan Roese /* CPM Block */ 1065*a47a12beSStefan Roese #ifndef CONFIG_CPM2 1066*a47a12beSStefan Roese typedef struct ccsr_cpm { 1067*a47a12beSStefan Roese u8 res[262144]; 1068*a47a12beSStefan Roese } ccsr_cpm_t; 1069*a47a12beSStefan Roese #else 1070*a47a12beSStefan Roese /* 1071*a47a12beSStefan Roese * DPARM 1072*a47a12beSStefan Roese * General SIU 1073*a47a12beSStefan Roese */ 1074*a47a12beSStefan Roese typedef struct ccsr_cpm_siu { 1075*a47a12beSStefan Roese u8 res1[80]; 1076*a47a12beSStefan Roese u32 smaer; 1077*a47a12beSStefan Roese u32 smser; 1078*a47a12beSStefan Roese u32 smevr; 1079*a47a12beSStefan Roese u8 res2[4]; 1080*a47a12beSStefan Roese u32 lmaer; 1081*a47a12beSStefan Roese u32 lmser; 1082*a47a12beSStefan Roese u32 lmevr; 1083*a47a12beSStefan Roese u8 res3[2964]; 1084*a47a12beSStefan Roese } ccsr_cpm_siu_t; 1085*a47a12beSStefan Roese 1086*a47a12beSStefan Roese /* IRQ Controller */ 1087*a47a12beSStefan Roese typedef struct ccsr_cpm_intctl { 1088*a47a12beSStefan Roese u16 sicr; 1089*a47a12beSStefan Roese u8 res1[2]; 1090*a47a12beSStefan Roese u32 sivec; 1091*a47a12beSStefan Roese u32 sipnrh; 1092*a47a12beSStefan Roese u32 sipnrl; 1093*a47a12beSStefan Roese u32 siprr; 1094*a47a12beSStefan Roese u32 scprrh; 1095*a47a12beSStefan Roese u32 scprrl; 1096*a47a12beSStefan Roese u32 simrh; 1097*a47a12beSStefan Roese u32 simrl; 1098*a47a12beSStefan Roese u32 siexr; 1099*a47a12beSStefan Roese u8 res2[88]; 1100*a47a12beSStefan Roese u32 sccr; 1101*a47a12beSStefan Roese u8 res3[124]; 1102*a47a12beSStefan Roese } ccsr_cpm_intctl_t; 1103*a47a12beSStefan Roese 1104*a47a12beSStefan Roese /* input/output port */ 1105*a47a12beSStefan Roese typedef struct ccsr_cpm_iop { 1106*a47a12beSStefan Roese u32 pdira; 1107*a47a12beSStefan Roese u32 ppara; 1108*a47a12beSStefan Roese u32 psora; 1109*a47a12beSStefan Roese u32 podra; 1110*a47a12beSStefan Roese u32 pdata; 1111*a47a12beSStefan Roese u8 res1[12]; 1112*a47a12beSStefan Roese u32 pdirb; 1113*a47a12beSStefan Roese u32 pparb; 1114*a47a12beSStefan Roese u32 psorb; 1115*a47a12beSStefan Roese u32 podrb; 1116*a47a12beSStefan Roese u32 pdatb; 1117*a47a12beSStefan Roese u8 res2[12]; 1118*a47a12beSStefan Roese u32 pdirc; 1119*a47a12beSStefan Roese u32 pparc; 1120*a47a12beSStefan Roese u32 psorc; 1121*a47a12beSStefan Roese u32 podrc; 1122*a47a12beSStefan Roese u32 pdatc; 1123*a47a12beSStefan Roese u8 res3[12]; 1124*a47a12beSStefan Roese u32 pdird; 1125*a47a12beSStefan Roese u32 ppard; 1126*a47a12beSStefan Roese u32 psord; 1127*a47a12beSStefan Roese u32 podrd; 1128*a47a12beSStefan Roese u32 pdatd; 1129*a47a12beSStefan Roese u8 res4[12]; 1130*a47a12beSStefan Roese } ccsr_cpm_iop_t; 1131*a47a12beSStefan Roese 1132*a47a12beSStefan Roese /* CPM timers */ 1133*a47a12beSStefan Roese typedef struct ccsr_cpm_timer { 1134*a47a12beSStefan Roese u8 tgcr1; 1135*a47a12beSStefan Roese u8 res1[3]; 1136*a47a12beSStefan Roese u8 tgcr2; 1137*a47a12beSStefan Roese u8 res2[11]; 1138*a47a12beSStefan Roese u16 tmr1; 1139*a47a12beSStefan Roese u16 tmr2; 1140*a47a12beSStefan Roese u16 trr1; 1141*a47a12beSStefan Roese u16 trr2; 1142*a47a12beSStefan Roese u16 tcr1; 1143*a47a12beSStefan Roese u16 tcr2; 1144*a47a12beSStefan Roese u16 tcn1; 1145*a47a12beSStefan Roese u16 tcn2; 1146*a47a12beSStefan Roese u16 tmr3; 1147*a47a12beSStefan Roese u16 tmr4; 1148*a47a12beSStefan Roese u16 trr3; 1149*a47a12beSStefan Roese u16 trr4; 1150*a47a12beSStefan Roese u16 tcr3; 1151*a47a12beSStefan Roese u16 tcr4; 1152*a47a12beSStefan Roese u16 tcn3; 1153*a47a12beSStefan Roese u16 tcn4; 1154*a47a12beSStefan Roese u16 ter1; 1155*a47a12beSStefan Roese u16 ter2; 1156*a47a12beSStefan Roese u16 ter3; 1157*a47a12beSStefan Roese u16 ter4; 1158*a47a12beSStefan Roese u8 res3[608]; 1159*a47a12beSStefan Roese } ccsr_cpm_timer_t; 1160*a47a12beSStefan Roese 1161*a47a12beSStefan Roese /* SDMA */ 1162*a47a12beSStefan Roese typedef struct ccsr_cpm_sdma { 1163*a47a12beSStefan Roese u8 sdsr; 1164*a47a12beSStefan Roese u8 res1[3]; 1165*a47a12beSStefan Roese u8 sdmr; 1166*a47a12beSStefan Roese u8 res2[739]; 1167*a47a12beSStefan Roese } ccsr_cpm_sdma_t; 1168*a47a12beSStefan Roese 1169*a47a12beSStefan Roese /* FCC1 */ 1170*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1 { 1171*a47a12beSStefan Roese u32 gfmr; 1172*a47a12beSStefan Roese u32 fpsmr; 1173*a47a12beSStefan Roese u16 ftodr; 1174*a47a12beSStefan Roese u8 res1[2]; 1175*a47a12beSStefan Roese u16 fdsr; 1176*a47a12beSStefan Roese u8 res2[2]; 1177*a47a12beSStefan Roese u16 fcce; 1178*a47a12beSStefan Roese u8 res3[2]; 1179*a47a12beSStefan Roese u16 fccm; 1180*a47a12beSStefan Roese u8 res4[2]; 1181*a47a12beSStefan Roese u8 fccs; 1182*a47a12beSStefan Roese u8 res5[3]; 1183*a47a12beSStefan Roese u8 ftirr_phy[4]; 1184*a47a12beSStefan Roese } ccsr_cpm_fcc1_t; 1185*a47a12beSStefan Roese 1186*a47a12beSStefan Roese /* FCC2 */ 1187*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2 { 1188*a47a12beSStefan Roese u32 gfmr; 1189*a47a12beSStefan Roese u32 fpsmr; 1190*a47a12beSStefan Roese u16 ftodr; 1191*a47a12beSStefan Roese u8 res1[2]; 1192*a47a12beSStefan Roese u16 fdsr; 1193*a47a12beSStefan Roese u8 res2[2]; 1194*a47a12beSStefan Roese u16 fcce; 1195*a47a12beSStefan Roese u8 res3[2]; 1196*a47a12beSStefan Roese u16 fccm; 1197*a47a12beSStefan Roese u8 res4[2]; 1198*a47a12beSStefan Roese u8 fccs; 1199*a47a12beSStefan Roese u8 res5[3]; 1200*a47a12beSStefan Roese u8 ftirr_phy[4]; 1201*a47a12beSStefan Roese } ccsr_cpm_fcc2_t; 1202*a47a12beSStefan Roese 1203*a47a12beSStefan Roese /* FCC3 */ 1204*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3 { 1205*a47a12beSStefan Roese u32 gfmr; 1206*a47a12beSStefan Roese u32 fpsmr; 1207*a47a12beSStefan Roese u16 ftodr; 1208*a47a12beSStefan Roese u8 res1[2]; 1209*a47a12beSStefan Roese u16 fdsr; 1210*a47a12beSStefan Roese u8 res2[2]; 1211*a47a12beSStefan Roese u16 fcce; 1212*a47a12beSStefan Roese u8 res3[2]; 1213*a47a12beSStefan Roese u16 fccm; 1214*a47a12beSStefan Roese u8 res4[2]; 1215*a47a12beSStefan Roese u8 fccs; 1216*a47a12beSStefan Roese u8 res5[3]; 1217*a47a12beSStefan Roese u8 res[36]; 1218*a47a12beSStefan Roese } ccsr_cpm_fcc3_t; 1219*a47a12beSStefan Roese 1220*a47a12beSStefan Roese /* FCC1 extended */ 1221*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1_ext { 1222*a47a12beSStefan Roese u32 firper; 1223*a47a12beSStefan Roese u32 firer; 1224*a47a12beSStefan Roese u32 firsr_h; 1225*a47a12beSStefan Roese u32 firsr_l; 1226*a47a12beSStefan Roese u8 gfemr; 1227*a47a12beSStefan Roese u8 res[15]; 1228*a47a12beSStefan Roese 1229*a47a12beSStefan Roese } ccsr_cpm_fcc1_ext_t; 1230*a47a12beSStefan Roese 1231*a47a12beSStefan Roese /* FCC2 extended */ 1232*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2_ext { 1233*a47a12beSStefan Roese u32 firper; 1234*a47a12beSStefan Roese u32 firer; 1235*a47a12beSStefan Roese u32 firsr_h; 1236*a47a12beSStefan Roese u32 firsr_l; 1237*a47a12beSStefan Roese u8 gfemr; 1238*a47a12beSStefan Roese u8 res[31]; 1239*a47a12beSStefan Roese } ccsr_cpm_fcc2_ext_t; 1240*a47a12beSStefan Roese 1241*a47a12beSStefan Roese /* FCC3 extended */ 1242*a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3_ext { 1243*a47a12beSStefan Roese u8 gfemr; 1244*a47a12beSStefan Roese u8 res[47]; 1245*a47a12beSStefan Roese } ccsr_cpm_fcc3_ext_t; 1246*a47a12beSStefan Roese 1247*a47a12beSStefan Roese /* TC layers */ 1248*a47a12beSStefan Roese typedef struct ccsr_cpm_tmp1 { 1249*a47a12beSStefan Roese u8 res[496]; 1250*a47a12beSStefan Roese } ccsr_cpm_tmp1_t; 1251*a47a12beSStefan Roese 1252*a47a12beSStefan Roese /* BRGs:5,6,7,8 */ 1253*a47a12beSStefan Roese typedef struct ccsr_cpm_brg2 { 1254*a47a12beSStefan Roese u32 brgc5; 1255*a47a12beSStefan Roese u32 brgc6; 1256*a47a12beSStefan Roese u32 brgc7; 1257*a47a12beSStefan Roese u32 brgc8; 1258*a47a12beSStefan Roese u8 res[608]; 1259*a47a12beSStefan Roese } ccsr_cpm_brg2_t; 1260*a47a12beSStefan Roese 1261*a47a12beSStefan Roese /* I2C */ 1262*a47a12beSStefan Roese typedef struct ccsr_cpm_i2c { 1263*a47a12beSStefan Roese u8 i2mod; 1264*a47a12beSStefan Roese u8 res1[3]; 1265*a47a12beSStefan Roese u8 i2add; 1266*a47a12beSStefan Roese u8 res2[3]; 1267*a47a12beSStefan Roese u8 i2brg; 1268*a47a12beSStefan Roese u8 res3[3]; 1269*a47a12beSStefan Roese u8 i2com; 1270*a47a12beSStefan Roese u8 res4[3]; 1271*a47a12beSStefan Roese u8 i2cer; 1272*a47a12beSStefan Roese u8 res5[3]; 1273*a47a12beSStefan Roese u8 i2cmr; 1274*a47a12beSStefan Roese u8 res6[331]; 1275*a47a12beSStefan Roese } ccsr_cpm_i2c_t; 1276*a47a12beSStefan Roese 1277*a47a12beSStefan Roese /* CPM core */ 1278*a47a12beSStefan Roese typedef struct ccsr_cpm_cp { 1279*a47a12beSStefan Roese u32 cpcr; 1280*a47a12beSStefan Roese u32 rccr; 1281*a47a12beSStefan Roese u8 res1[14]; 1282*a47a12beSStefan Roese u16 rter; 1283*a47a12beSStefan Roese u8 res2[2]; 1284*a47a12beSStefan Roese u16 rtmr; 1285*a47a12beSStefan Roese u16 rtscr; 1286*a47a12beSStefan Roese u8 res3[2]; 1287*a47a12beSStefan Roese u32 rtsr; 1288*a47a12beSStefan Roese u8 res4[12]; 1289*a47a12beSStefan Roese } ccsr_cpm_cp_t; 1290*a47a12beSStefan Roese 1291*a47a12beSStefan Roese /* BRGs:1,2,3,4 */ 1292*a47a12beSStefan Roese typedef struct ccsr_cpm_brg1 { 1293*a47a12beSStefan Roese u32 brgc1; 1294*a47a12beSStefan Roese u32 brgc2; 1295*a47a12beSStefan Roese u32 brgc3; 1296*a47a12beSStefan Roese u32 brgc4; 1297*a47a12beSStefan Roese } ccsr_cpm_brg1_t; 1298*a47a12beSStefan Roese 1299*a47a12beSStefan Roese /* SCC1-SCC4 */ 1300*a47a12beSStefan Roese typedef struct ccsr_cpm_scc { 1301*a47a12beSStefan Roese u32 gsmrl; 1302*a47a12beSStefan Roese u32 gsmrh; 1303*a47a12beSStefan Roese u16 psmr; 1304*a47a12beSStefan Roese u8 res1[2]; 1305*a47a12beSStefan Roese u16 todr; 1306*a47a12beSStefan Roese u16 dsr; 1307*a47a12beSStefan Roese u16 scce; 1308*a47a12beSStefan Roese u8 res2[2]; 1309*a47a12beSStefan Roese u16 sccm; 1310*a47a12beSStefan Roese u8 res3; 1311*a47a12beSStefan Roese u8 sccs; 1312*a47a12beSStefan Roese u8 res4[8]; 1313*a47a12beSStefan Roese } ccsr_cpm_scc_t; 1314*a47a12beSStefan Roese 1315*a47a12beSStefan Roese typedef struct ccsr_cpm_tmp2 { 1316*a47a12beSStefan Roese u8 res[32]; 1317*a47a12beSStefan Roese } ccsr_cpm_tmp2_t; 1318*a47a12beSStefan Roese 1319*a47a12beSStefan Roese /* SPI */ 1320*a47a12beSStefan Roese typedef struct ccsr_cpm_spi { 1321*a47a12beSStefan Roese u16 spmode; 1322*a47a12beSStefan Roese u8 res1[4]; 1323*a47a12beSStefan Roese u8 spie; 1324*a47a12beSStefan Roese u8 res2[3]; 1325*a47a12beSStefan Roese u8 spim; 1326*a47a12beSStefan Roese u8 res3[2]; 1327*a47a12beSStefan Roese u8 spcom; 1328*a47a12beSStefan Roese u8 res4[82]; 1329*a47a12beSStefan Roese } ccsr_cpm_spi_t; 1330*a47a12beSStefan Roese 1331*a47a12beSStefan Roese /* CPM MUX */ 1332*a47a12beSStefan Roese typedef struct ccsr_cpm_mux { 1333*a47a12beSStefan Roese u8 cmxsi1cr; 1334*a47a12beSStefan Roese u8 res1; 1335*a47a12beSStefan Roese u8 cmxsi2cr; 1336*a47a12beSStefan Roese u8 res2; 1337*a47a12beSStefan Roese u32 cmxfcr; 1338*a47a12beSStefan Roese u32 cmxscr; 1339*a47a12beSStefan Roese u8 res3[2]; 1340*a47a12beSStefan Roese u16 cmxuar; 1341*a47a12beSStefan Roese u8 res4[16]; 1342*a47a12beSStefan Roese } ccsr_cpm_mux_t; 1343*a47a12beSStefan Roese 1344*a47a12beSStefan Roese /* SI,MCC,etc */ 1345*a47a12beSStefan Roese typedef struct ccsr_cpm_tmp3 { 1346*a47a12beSStefan Roese u8 res[58592]; 1347*a47a12beSStefan Roese } ccsr_cpm_tmp3_t; 1348*a47a12beSStefan Roese 1349*a47a12beSStefan Roese typedef struct ccsr_cpm_iram { 1350*a47a12beSStefan Roese u32 iram[8192]; 1351*a47a12beSStefan Roese u8 res[98304]; 1352*a47a12beSStefan Roese } ccsr_cpm_iram_t; 1353*a47a12beSStefan Roese 1354*a47a12beSStefan Roese typedef struct ccsr_cpm { 1355*a47a12beSStefan Roese /* Some references are into the unique & known dpram spaces, 1356*a47a12beSStefan Roese * others are from the generic base. 1357*a47a12beSStefan Roese */ 1358*a47a12beSStefan Roese #define im_dprambase im_dpram1 1359*a47a12beSStefan Roese u8 im_dpram1[16*1024]; 1360*a47a12beSStefan Roese u8 res1[16*1024]; 1361*a47a12beSStefan Roese u8 im_dpram2[16*1024]; 1362*a47a12beSStefan Roese u8 res2[16*1024]; 1363*a47a12beSStefan Roese ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */ 1364*a47a12beSStefan Roese ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */ 1365*a47a12beSStefan Roese ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */ 1366*a47a12beSStefan Roese ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */ 1367*a47a12beSStefan Roese ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */ 1368*a47a12beSStefan Roese ccsr_cpm_fcc1_t im_cpm_fcc1; 1369*a47a12beSStefan Roese ccsr_cpm_fcc2_t im_cpm_fcc2; 1370*a47a12beSStefan Roese ccsr_cpm_fcc3_t im_cpm_fcc3; 1371*a47a12beSStefan Roese ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext; 1372*a47a12beSStefan Roese ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext; 1373*a47a12beSStefan Roese ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext; 1374*a47a12beSStefan Roese ccsr_cpm_tmp1_t im_cpm_tmp1; 1375*a47a12beSStefan Roese ccsr_cpm_brg2_t im_cpm_brg2; 1376*a47a12beSStefan Roese ccsr_cpm_i2c_t im_cpm_i2c; 1377*a47a12beSStefan Roese ccsr_cpm_cp_t im_cpm_cp; 1378*a47a12beSStefan Roese ccsr_cpm_brg1_t im_cpm_brg1; 1379*a47a12beSStefan Roese ccsr_cpm_scc_t im_cpm_scc[4]; 1380*a47a12beSStefan Roese ccsr_cpm_tmp2_t im_cpm_tmp2; 1381*a47a12beSStefan Roese ccsr_cpm_spi_t im_cpm_spi; 1382*a47a12beSStefan Roese ccsr_cpm_mux_t im_cpm_mux; 1383*a47a12beSStefan Roese ccsr_cpm_tmp3_t im_cpm_tmp3; 1384*a47a12beSStefan Roese ccsr_cpm_iram_t im_cpm_iram; 1385*a47a12beSStefan Roese } ccsr_cpm_t; 1386*a47a12beSStefan Roese #endif 1387*a47a12beSStefan Roese 1388*a47a12beSStefan Roese /* RapidIO Registers */ 1389*a47a12beSStefan Roese typedef struct ccsr_rio { 1390*a47a12beSStefan Roese u32 didcar; /* Device Identity Capability */ 1391*a47a12beSStefan Roese u32 dicar; /* Device Information Capability */ 1392*a47a12beSStefan Roese u32 aidcar; /* Assembly Identity Capability */ 1393*a47a12beSStefan Roese u32 aicar; /* Assembly Information Capability */ 1394*a47a12beSStefan Roese u32 pefcar; /* Processing Element Features Capability */ 1395*a47a12beSStefan Roese u32 spicar; /* Switch Port Information Capability */ 1396*a47a12beSStefan Roese u32 socar; /* Source Operations Capability */ 1397*a47a12beSStefan Roese u32 docar; /* Destination Operations Capability */ 1398*a47a12beSStefan Roese u8 res1[32]; 1399*a47a12beSStefan Roese u32 msr; /* Mailbox Cmd And Status */ 1400*a47a12beSStefan Roese u32 pwdcsr; /* Port-Write & Doorbell Cmd And Status */ 1401*a47a12beSStefan Roese u8 res2[4]; 1402*a47a12beSStefan Roese u32 pellccsr; /* Processing Element Logic Layer CCSR */ 1403*a47a12beSStefan Roese u8 res3[12]; 1404*a47a12beSStefan Roese u32 lcsbacsr; /* Local Cfg Space Base Addr Cmd & Status */ 1405*a47a12beSStefan Roese u32 bdidcsr; /* Base Device ID Cmd & Status */ 1406*a47a12beSStefan Roese u8 res4[4]; 1407*a47a12beSStefan Roese u32 hbdidlcsr; /* Host Base Device ID Lock Cmd & Status */ 1408*a47a12beSStefan Roese u32 ctcsr; /* Component Tag Cmd & Status */ 1409*a47a12beSStefan Roese u8 res5[144]; 1410*a47a12beSStefan Roese u32 pmbh0csr; /* Port Maint. Block Hdr 0 Cmd & Status */ 1411*a47a12beSStefan Roese u8 res6[28]; 1412*a47a12beSStefan Roese u32 pltoccsr; /* Port Link Time-out Ctrl Cmd & Status */ 1413*a47a12beSStefan Roese u32 prtoccsr; /* Port Response Time-out Ctrl Cmd & Status */ 1414*a47a12beSStefan Roese u8 res7[20]; 1415*a47a12beSStefan Roese u32 pgccsr; /* Port General Cmd & Status */ 1416*a47a12beSStefan Roese u32 plmreqcsr; /* Port Link Maint. Request Cmd & Status */ 1417*a47a12beSStefan Roese u32 plmrespcsr; /* Port Link Maint. Response Cmd & Status */ 1418*a47a12beSStefan Roese u32 plascsr; /* Port Local Ackid Status Cmd & Status */ 1419*a47a12beSStefan Roese u8 res8[12]; 1420*a47a12beSStefan Roese u32 pescsr; /* Port Error & Status Cmd & Status */ 1421*a47a12beSStefan Roese u32 pccsr; /* Port Control Cmd & Status */ 1422*a47a12beSStefan Roese u8 res9[65184]; 1423*a47a12beSStefan Roese u32 cr; /* Port Control Cmd & Status */ 1424*a47a12beSStefan Roese u8 res10[12]; 1425*a47a12beSStefan Roese u32 pcr; /* Port Configuration */ 1426*a47a12beSStefan Roese u32 peir; /* Port Error Injection */ 1427*a47a12beSStefan Roese u8 res11[3048]; 1428*a47a12beSStefan Roese u32 rowtar0; /* RIO Outbound Window Translation Addr 0 */ 1429*a47a12beSStefan Roese u8 res12[12]; 1430*a47a12beSStefan Roese u32 rowar0; /* RIO Outbound Attrs 0 */ 1431*a47a12beSStefan Roese u8 res13[12]; 1432*a47a12beSStefan Roese u32 rowtar1; /* RIO Outbound Window Translation Addr 1 */ 1433*a47a12beSStefan Roese u8 res14[4]; 1434*a47a12beSStefan Roese u32 rowbar1; /* RIO Outbound Window Base Addr 1 */ 1435*a47a12beSStefan Roese u8 res15[4]; 1436*a47a12beSStefan Roese u32 rowar1; /* RIO Outbound Attrs 1 */ 1437*a47a12beSStefan Roese u8 res16[12]; 1438*a47a12beSStefan Roese u32 rowtar2; /* RIO Outbound Window Translation Addr 2 */ 1439*a47a12beSStefan Roese u8 res17[4]; 1440*a47a12beSStefan Roese u32 rowbar2; /* RIO Outbound Window Base Addr 2 */ 1441*a47a12beSStefan Roese u8 res18[4]; 1442*a47a12beSStefan Roese u32 rowar2; /* RIO Outbound Attrs 2 */ 1443*a47a12beSStefan Roese u8 res19[12]; 1444*a47a12beSStefan Roese u32 rowtar3; /* RIO Outbound Window Translation Addr 3 */ 1445*a47a12beSStefan Roese u8 res20[4]; 1446*a47a12beSStefan Roese u32 rowbar3; /* RIO Outbound Window Base Addr 3 */ 1447*a47a12beSStefan Roese u8 res21[4]; 1448*a47a12beSStefan Roese u32 rowar3; /* RIO Outbound Attrs 3 */ 1449*a47a12beSStefan Roese u8 res22[12]; 1450*a47a12beSStefan Roese u32 rowtar4; /* RIO Outbound Window Translation Addr 4 */ 1451*a47a12beSStefan Roese u8 res23[4]; 1452*a47a12beSStefan Roese u32 rowbar4; /* RIO Outbound Window Base Addr 4 */ 1453*a47a12beSStefan Roese u8 res24[4]; 1454*a47a12beSStefan Roese u32 rowar4; /* RIO Outbound Attrs 4 */ 1455*a47a12beSStefan Roese u8 res25[12]; 1456*a47a12beSStefan Roese u32 rowtar5; /* RIO Outbound Window Translation Addr 5 */ 1457*a47a12beSStefan Roese u8 res26[4]; 1458*a47a12beSStefan Roese u32 rowbar5; /* RIO Outbound Window Base Addr 5 */ 1459*a47a12beSStefan Roese u8 res27[4]; 1460*a47a12beSStefan Roese u32 rowar5; /* RIO Outbound Attrs 5 */ 1461*a47a12beSStefan Roese u8 res28[12]; 1462*a47a12beSStefan Roese u32 rowtar6; /* RIO Outbound Window Translation Addr 6 */ 1463*a47a12beSStefan Roese u8 res29[4]; 1464*a47a12beSStefan Roese u32 rowbar6; /* RIO Outbound Window Base Addr 6 */ 1465*a47a12beSStefan Roese u8 res30[4]; 1466*a47a12beSStefan Roese u32 rowar6; /* RIO Outbound Attrs 6 */ 1467*a47a12beSStefan Roese u8 res31[12]; 1468*a47a12beSStefan Roese u32 rowtar7; /* RIO Outbound Window Translation Addr 7 */ 1469*a47a12beSStefan Roese u8 res32[4]; 1470*a47a12beSStefan Roese u32 rowbar7; /* RIO Outbound Window Base Addr 7 */ 1471*a47a12beSStefan Roese u8 res33[4]; 1472*a47a12beSStefan Roese u32 rowar7; /* RIO Outbound Attrs 7 */ 1473*a47a12beSStefan Roese u8 res34[12]; 1474*a47a12beSStefan Roese u32 rowtar8; /* RIO Outbound Window Translation Addr 8 */ 1475*a47a12beSStefan Roese u8 res35[4]; 1476*a47a12beSStefan Roese u32 rowbar8; /* RIO Outbound Window Base Addr 8 */ 1477*a47a12beSStefan Roese u8 res36[4]; 1478*a47a12beSStefan Roese u32 rowar8; /* RIO Outbound Attrs 8 */ 1479*a47a12beSStefan Roese u8 res37[76]; 1480*a47a12beSStefan Roese u32 riwtar4; /* RIO Inbound Window Translation Addr 4 */ 1481*a47a12beSStefan Roese u8 res38[4]; 1482*a47a12beSStefan Roese u32 riwbar4; /* RIO Inbound Window Base Addr 4 */ 1483*a47a12beSStefan Roese u8 res39[4]; 1484*a47a12beSStefan Roese u32 riwar4; /* RIO Inbound Attrs 4 */ 1485*a47a12beSStefan Roese u8 res40[12]; 1486*a47a12beSStefan Roese u32 riwtar3; /* RIO Inbound Window Translation Addr 3 */ 1487*a47a12beSStefan Roese u8 res41[4]; 1488*a47a12beSStefan Roese u32 riwbar3; /* RIO Inbound Window Base Addr 3 */ 1489*a47a12beSStefan Roese u8 res42[4]; 1490*a47a12beSStefan Roese u32 riwar3; /* RIO Inbound Attrs 3 */ 1491*a47a12beSStefan Roese u8 res43[12]; 1492*a47a12beSStefan Roese u32 riwtar2; /* RIO Inbound Window Translation Addr 2 */ 1493*a47a12beSStefan Roese u8 res44[4]; 1494*a47a12beSStefan Roese u32 riwbar2; /* RIO Inbound Window Base Addr 2 */ 1495*a47a12beSStefan Roese u8 res45[4]; 1496*a47a12beSStefan Roese u32 riwar2; /* RIO Inbound Attrs 2 */ 1497*a47a12beSStefan Roese u8 res46[12]; 1498*a47a12beSStefan Roese u32 riwtar1; /* RIO Inbound Window Translation Addr 1 */ 1499*a47a12beSStefan Roese u8 res47[4]; 1500*a47a12beSStefan Roese u32 riwbar1; /* RIO Inbound Window Base Addr 1 */ 1501*a47a12beSStefan Roese u8 res48[4]; 1502*a47a12beSStefan Roese u32 riwar1; /* RIO Inbound Attrs 1 */ 1503*a47a12beSStefan Roese u8 res49[12]; 1504*a47a12beSStefan Roese u32 riwtar0; /* RIO Inbound Window Translation Addr 0 */ 1505*a47a12beSStefan Roese u8 res50[12]; 1506*a47a12beSStefan Roese u32 riwar0; /* RIO Inbound Attrs 0 */ 1507*a47a12beSStefan Roese u8 res51[12]; 1508*a47a12beSStefan Roese u32 pnfedr; /* Port Notification/Fatal Error Detect */ 1509*a47a12beSStefan Roese u32 pnfedir; /* Port Notification/Fatal Error Detect */ 1510*a47a12beSStefan Roese u32 pnfeier; /* Port Notification/Fatal Error IRQ Enable */ 1511*a47a12beSStefan Roese u32 pecr; /* Port Error Control */ 1512*a47a12beSStefan Roese u32 pepcsr0; /* Port Error Packet/Control Symbol 0 */ 1513*a47a12beSStefan Roese u32 pepr1; /* Port Error Packet 1 */ 1514*a47a12beSStefan Roese u32 pepr2; /* Port Error Packet 2 */ 1515*a47a12beSStefan Roese u8 res52[4]; 1516*a47a12beSStefan Roese u32 predr; /* Port Recoverable Error Detect */ 1517*a47a12beSStefan Roese u8 res53[4]; 1518*a47a12beSStefan Roese u32 pertr; /* Port Error Recovery Threshold */ 1519*a47a12beSStefan Roese u32 prtr; /* Port Retry Threshold */ 1520*a47a12beSStefan Roese u8 res54[464]; 1521*a47a12beSStefan Roese u32 omr; /* Outbound Mode */ 1522*a47a12beSStefan Roese u32 osr; /* Outbound Status */ 1523*a47a12beSStefan Roese u32 eodqtpar; /* Extended Outbound Desc Queue Tail Ptr Addr */ 1524*a47a12beSStefan Roese u32 odqtpar; /* Outbound Desc Queue Tail Ptr Addr */ 1525*a47a12beSStefan Roese u32 eosar; /* Extended Outbound Unit Source Addr */ 1526*a47a12beSStefan Roese u32 osar; /* Outbound Unit Source Addr */ 1527*a47a12beSStefan Roese u32 odpr; /* Outbound Destination Port */ 1528*a47a12beSStefan Roese u32 odatr; /* Outbound Destination Attrs */ 1529*a47a12beSStefan Roese u32 odcr; /* Outbound Doubleword Count */ 1530*a47a12beSStefan Roese u32 eodqhpar; /* Extended Outbound Desc Queue Head Ptr Addr */ 1531*a47a12beSStefan Roese u32 odqhpar; /* Outbound Desc Queue Head Ptr Addr */ 1532*a47a12beSStefan Roese u8 res55[52]; 1533*a47a12beSStefan Roese u32 imr; /* Outbound Mode */ 1534*a47a12beSStefan Roese u32 isr; /* Inbound Status */ 1535*a47a12beSStefan Roese u32 eidqtpar; /* Extended Inbound Desc Queue Tail Ptr Addr */ 1536*a47a12beSStefan Roese u32 idqtpar; /* Inbound Desc Queue Tail Ptr Addr */ 1537*a47a12beSStefan Roese u32 eifqhpar; /* Extended Inbound Frame Queue Head Ptr Addr */ 1538*a47a12beSStefan Roese u32 ifqhpar; /* Inbound Frame Queue Head Ptr Addr */ 1539*a47a12beSStefan Roese u8 res56[1000]; 1540*a47a12beSStefan Roese u32 dmr; /* Doorbell Mode */ 1541*a47a12beSStefan Roese u32 dsr; /* Doorbell Status */ 1542*a47a12beSStefan Roese u32 edqtpar; /* Extended Doorbell Queue Tail Ptr Addr */ 1543*a47a12beSStefan Roese u32 dqtpar; /* Doorbell Queue Tail Ptr Addr */ 1544*a47a12beSStefan Roese u32 edqhpar; /* Extended Doorbell Queue Head Ptr Addr */ 1545*a47a12beSStefan Roese u32 dqhpar; /* Doorbell Queue Head Ptr Addr */ 1546*a47a12beSStefan Roese u8 res57[104]; 1547*a47a12beSStefan Roese u32 pwmr; /* Port-Write Mode */ 1548*a47a12beSStefan Roese u32 pwsr; /* Port-Write Status */ 1549*a47a12beSStefan Roese u32 epwqbar; /* Extended Port-Write Queue Base Addr */ 1550*a47a12beSStefan Roese u32 pwqbar; /* Port-Write Queue Base Addr */ 1551*a47a12beSStefan Roese u8 res58[60176]; 1552*a47a12beSStefan Roese } ccsr_rio_t; 1553*a47a12beSStefan Roese 1554*a47a12beSStefan Roese /* Quick Engine Block Pin Muxing Registers */ 1555*a47a12beSStefan Roese typedef struct par_io { 1556*a47a12beSStefan Roese u32 cpodr; 1557*a47a12beSStefan Roese u32 cpdat; 1558*a47a12beSStefan Roese u32 cpdir1; 1559*a47a12beSStefan Roese u32 cpdir2; 1560*a47a12beSStefan Roese u32 cppar1; 1561*a47a12beSStefan Roese u32 cppar2; 1562*a47a12beSStefan Roese u8 res[8]; 1563*a47a12beSStefan Roese } par_io_t; 1564*a47a12beSStefan Roese 1565*a47a12beSStefan Roese #ifdef CONFIG_SYS_FSL_CPC 1566*a47a12beSStefan Roese /* 1567*a47a12beSStefan Roese * Define a single offset that is the start of all the CPC register 1568*a47a12beSStefan Roese * blocks - if there is more than one CPC, we expect these to be 1569*a47a12beSStefan Roese * contiguous 4k regions 1570*a47a12beSStefan Roese */ 1571*a47a12beSStefan Roese 1572*a47a12beSStefan Roese typedef struct cpc_corenet { 1573*a47a12beSStefan Roese u32 cpccsr0; /* Config/status reg */ 1574*a47a12beSStefan Roese u32 res1; 1575*a47a12beSStefan Roese u32 cpccfg0; /* Configuration register */ 1576*a47a12beSStefan Roese u32 res2; 1577*a47a12beSStefan Roese u32 cpcewcr0; /* External Write reg 0 */ 1578*a47a12beSStefan Roese u32 cpcewabr0; /* External write base reg 0 */ 1579*a47a12beSStefan Roese u32 res3[2]; 1580*a47a12beSStefan Roese u32 cpcewcr1; /* External Write reg 1 */ 1581*a47a12beSStefan Roese u32 cpcewabr1; /* External write base reg 1 */ 1582*a47a12beSStefan Roese u32 res4[54]; 1583*a47a12beSStefan Roese u32 cpcsrcr1; /* SRAM control reg 1 */ 1584*a47a12beSStefan Roese u32 cpcsrcr0; /* SRAM control reg 0 */ 1585*a47a12beSStefan Roese u32 res5[62]; 1586*a47a12beSStefan Roese struct { 1587*a47a12beSStefan Roese u32 id; /* partition ID */ 1588*a47a12beSStefan Roese u32 res; 1589*a47a12beSStefan Roese u32 alloc; /* partition allocation */ 1590*a47a12beSStefan Roese u32 way; /* partition way */ 1591*a47a12beSStefan Roese } partition_regs[16]; 1592*a47a12beSStefan Roese u32 res6[704]; 1593*a47a12beSStefan Roese u32 cpcerrinjhi; /* Error injection high */ 1594*a47a12beSStefan Roese u32 cpcerrinjlo; /* Error injection lo */ 1595*a47a12beSStefan Roese u32 cpcerrinjctl; /* Error injection control */ 1596*a47a12beSStefan Roese u32 res7[5]; 1597*a47a12beSStefan Roese u32 cpccaptdatahi; /* capture data high */ 1598*a47a12beSStefan Roese u32 cpccaptdatalo; /* capture data low */ 1599*a47a12beSStefan Roese u32 cpcaptecc; /* capture ECC */ 1600*a47a12beSStefan Roese u32 res8[5]; 1601*a47a12beSStefan Roese u32 cpcerrdet; /* error detect */ 1602*a47a12beSStefan Roese u32 cpcerrdis; /* error disable */ 1603*a47a12beSStefan Roese u32 cpcerrinten; /* errir interrupt enable */ 1604*a47a12beSStefan Roese u32 cpcerrattr; /* error attribute */ 1605*a47a12beSStefan Roese u32 cpcerreaddr; /* error extended address */ 1606*a47a12beSStefan Roese u32 cpcerraddr; /* error address */ 1607*a47a12beSStefan Roese u32 cpcerrctl; /* error control */ 1608*a47a12beSStefan Roese u32 res9[105]; /* pad out to 4k */ 1609*a47a12beSStefan Roese } cpc_corenet_t; 1610*a47a12beSStefan Roese 1611*a47a12beSStefan Roese #define CPC_CSR0_CE 0x80000000 /* Cache Enable */ 1612*a47a12beSStefan Roese #define CPC_CSR0_PE 0x40000000 /* Enable ECC */ 1613*a47a12beSStefan Roese #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */ 1614*a47a12beSStefan Roese #define CPC_CSR0_WT 0x00080000 /* Write-through mode */ 1615*a47a12beSStefan Roese #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */ 1616*a47a12beSStefan Roese #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */ 1617*a47a12beSStefan Roese #define CPC_CFG0_SZ_MASK 0x00003fff 1618*a47a12beSStefan Roese #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6) 1619*a47a12beSStefan Roese #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1) 1620*a47a12beSStefan Roese #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32) 1621*a47a12beSStefan Roese #define CPC_SRCR1_SRBARU_MASK 0x0000ffff 1622*a47a12beSStefan Roese #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \ 1623*a47a12beSStefan Roese & CPC_SRCR1_SRBARU_MASK) 1624*a47a12beSStefan Roese #define CPC_SRCR0_SRBARL_MASK 0xffff8000 1625*a47a12beSStefan Roese #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK) 1626*a47a12beSStefan Roese #define CPC_SRCR0_INTLVEN 0x00000100 1627*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000 1628*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002 1629*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004 1630*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006 1631*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008 1632*a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a 1633*a47a12beSStefan Roese #define CPC_SRCR0_SRAMEN 0x00000001 1634*a47a12beSStefan Roese #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */ 1635*a47a12beSStefan Roese #endif /* CONFIG_SYS_FSL_CPC */ 1636*a47a12beSStefan Roese 1637*a47a12beSStefan Roese /* Global Utilities Block */ 1638*a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 1639*a47a12beSStefan Roese typedef struct ccsr_gur { 1640*a47a12beSStefan Roese u32 porsr1; /* POR status */ 1641*a47a12beSStefan Roese u8 res1[28]; 1642*a47a12beSStefan Roese u32 gpporcr1; /* General-purpose POR configuration */ 1643*a47a12beSStefan Roese u8 res2[12]; 1644*a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1645*a47a12beSStefan Roese u8 res3[12]; 1646*a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1647*a47a12beSStefan Roese u8 res4[12]; 1648*a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1649*a47a12beSStefan Roese u8 res5[12]; 1650*a47a12beSStefan Roese u32 pmuxcr; /* Alt function signal multiplex control */ 1651*a47a12beSStefan Roese u8 res6[12]; 1652*a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 1653*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE1 0x80000000 1654*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE2 0x40000000 1655*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE3 0x20000000 1656*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_RMU 0x08000000 1657*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO1 0x04000000 1658*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO2 0x02000000 1659*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA1 0x00400000 1660*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA2 0x00200000 1661*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR1 0x00100000 1662*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR2 0x00080000 1663*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DBG 0x00010000 1664*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_NAL 0x00008000 1665*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ELBC 0x00001000 1666*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB1 0x00000800 1667*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB2 0x00000400 1668*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESDHC 0x00000100 1669*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_GPIO 0x00000080 1670*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESPI 0x00000040 1671*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C1 0x00000020 1672*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C2 0x00000010 1673*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART1 0x00000002 1674*a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART2 0x00000001 1675*a47a12beSStefan Roese u8 res7[12]; 1676*a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 1677*a47a12beSStefan Roese u8 res8[12]; 1678*a47a12beSStefan Roese u32 coredisru; /* uppper portion for support of 64 cores */ 1679*a47a12beSStefan Roese u32 coredisrl; /* lower portion for support of 64 cores */ 1680*a47a12beSStefan Roese u8 res9[8]; 1681*a47a12beSStefan Roese u32 pvr; /* Processor version */ 1682*a47a12beSStefan Roese u32 svr; /* System version */ 1683*a47a12beSStefan Roese u8 res10[8]; 1684*a47a12beSStefan Roese u32 rstcr; /* Reset control */ 1685*a47a12beSStefan Roese u32 rstrqpblsr; /* Reset request preboot loader status */ 1686*a47a12beSStefan Roese u8 res11[8]; 1687*a47a12beSStefan Roese u32 rstrqmr1; /* Reset request mask */ 1688*a47a12beSStefan Roese u8 res12[4]; 1689*a47a12beSStefan Roese u32 rstrqsr1; /* Reset request status */ 1690*a47a12beSStefan Roese u8 res13[4]; 1691*a47a12beSStefan Roese u8 res14[4]; 1692*a47a12beSStefan Roese u32 rstrqwdtmrl; /* Reset request WDT mask */ 1693*a47a12beSStefan Roese u8 res15[4]; 1694*a47a12beSStefan Roese u32 rstrqwdtsrl; /* Reset request WDT status */ 1695*a47a12beSStefan Roese u8 res16[4]; 1696*a47a12beSStefan Roese u32 brrl; /* Boot release */ 1697*a47a12beSStefan Roese u8 res17[24]; 1698*a47a12beSStefan Roese u32 rcwsr[16]; /* Reset control word status */ 1699*a47a12beSStefan Roese #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000 1700*a47a12beSStefan Roese #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00008000 1701*a47a12beSStefan Roese #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 15 1702*a47a12beSStefan Roese #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000 1703*a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000 1704*a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000 1705*a47a12beSStefan Roese u8 res18[192]; 1706*a47a12beSStefan Roese u32 scratchrw[4]; /* Scratch Read/Write */ 1707*a47a12beSStefan Roese u8 res19[240]; 1708*a47a12beSStefan Roese u32 scratchw1r[4]; /* Scratch Read (Write once) */ 1709*a47a12beSStefan Roese u8 res20[240]; 1710*a47a12beSStefan Roese u32 scrtsr[8]; /* Core reset status */ 1711*a47a12beSStefan Roese u8 res21[224]; 1712*a47a12beSStefan Roese u32 pex1liodnr; /* PCI Express 1 LIODN */ 1713*a47a12beSStefan Roese u32 pex2liodnr; /* PCI Express 2 LIODN */ 1714*a47a12beSStefan Roese u32 pex3liodnr; /* PCI Express 3 LIODN */ 1715*a47a12beSStefan Roese u32 pex4liodnr; /* PCI Express 4 LIODN */ 1716*a47a12beSStefan Roese u32 rio1liodnr; /* RIO 1 LIODN */ 1717*a47a12beSStefan Roese u32 rio2liodnr; /* RIO 2 LIODN */ 1718*a47a12beSStefan Roese u32 rio3liodnr; /* RIO 3 LIODN */ 1719*a47a12beSStefan Roese u32 rio4liodnr; /* RIO 4 LIODN */ 1720*a47a12beSStefan Roese u32 usb1liodnr; /* USB 1 LIODN */ 1721*a47a12beSStefan Roese u32 usb2liodnr; /* USB 2 LIODN */ 1722*a47a12beSStefan Roese u32 usb3liodnr; /* USB 3 LIODN */ 1723*a47a12beSStefan Roese u32 usb4liodnr; /* USB 4 LIODN */ 1724*a47a12beSStefan Roese u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */ 1725*a47a12beSStefan Roese u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */ 1726*a47a12beSStefan Roese u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */ 1727*a47a12beSStefan Roese u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */ 1728*a47a12beSStefan Roese u32 rmuliodnr; /* RIO Message Unit LIODN */ 1729*a47a12beSStefan Roese u32 rduliodnr; /* RIO Doorbell Unit LIODN */ 1730*a47a12beSStefan Roese u32 rpwuliodnr; /* RIO Port Write Unit LIODN */ 1731*a47a12beSStefan Roese u8 res22[52]; 1732*a47a12beSStefan Roese u32 dma1liodnr; /* DMA 1 LIODN */ 1733*a47a12beSStefan Roese u32 dma2liodnr; /* DMA 2 LIODN */ 1734*a47a12beSStefan Roese u32 dma3liodnr; /* DMA 3 LIODN */ 1735*a47a12beSStefan Roese u32 dma4liodnr; /* DMA 4 LIODN */ 1736*a47a12beSStefan Roese u8 res23[48]; 1737*a47a12beSStefan Roese u8 res24[64]; 1738*a47a12beSStefan Roese u32 pblsr; /* Preboot loader status */ 1739*a47a12beSStefan Roese u32 pamubypenr; /* PAMU bypass enable */ 1740*a47a12beSStefan Roese u32 dmacr1; /* DMA control */ 1741*a47a12beSStefan Roese u8 res25[4]; 1742*a47a12beSStefan Roese u32 gensr1; /* General status */ 1743*a47a12beSStefan Roese u8 res26[12]; 1744*a47a12beSStefan Roese u32 gencr1; /* General control */ 1745*a47a12beSStefan Roese u8 res27[12]; 1746*a47a12beSStefan Roese u8 res28[4]; 1747*a47a12beSStefan Roese u32 cgensrl; /* Core general status */ 1748*a47a12beSStefan Roese u8 res29[8]; 1749*a47a12beSStefan Roese u8 res30[4]; 1750*a47a12beSStefan Roese u32 cgencrl; /* Core general control */ 1751*a47a12beSStefan Roese u8 res31[184]; 1752*a47a12beSStefan Roese u32 sriopstecr; /* SRIO prescaler timer enable control */ 1753*a47a12beSStefan Roese u8 res32[2300]; 1754*a47a12beSStefan Roese } ccsr_gur_t; 1755*a47a12beSStefan Roese 1756*a47a12beSStefan Roese typedef struct ccsr_clk { 1757*a47a12beSStefan Roese u32 clkc0csr; /* Core 0 Clock control/status */ 1758*a47a12beSStefan Roese u8 res1[0x1c]; 1759*a47a12beSStefan Roese u32 clkc1csr; /* Core 1 Clock control/status */ 1760*a47a12beSStefan Roese u8 res2[0x1c]; 1761*a47a12beSStefan Roese u32 clkc2csr; /* Core 2 Clock control/status */ 1762*a47a12beSStefan Roese u8 res3[0x1c]; 1763*a47a12beSStefan Roese u32 clkc3csr; /* Core 3 Clock control/status */ 1764*a47a12beSStefan Roese u8 res4[0x1c]; 1765*a47a12beSStefan Roese u32 clkc4csr; /* Core 4 Clock control/status */ 1766*a47a12beSStefan Roese u8 res5[0x1c]; 1767*a47a12beSStefan Roese u32 clkc5csr; /* Core 5 Clock control/status */ 1768*a47a12beSStefan Roese u8 res6[0x1c]; 1769*a47a12beSStefan Roese u32 clkc6csr; /* Core 6 Clock control/status */ 1770*a47a12beSStefan Roese u8 res7[0x1c]; 1771*a47a12beSStefan Roese u32 clkc7csr; /* Core 7 Clock control/status */ 1772*a47a12beSStefan Roese u8 res8[0x71c]; 1773*a47a12beSStefan Roese u32 pllc1gsr; /* Cluster PLL 1 General Status */ 1774*a47a12beSStefan Roese u8 res10[0x1c]; 1775*a47a12beSStefan Roese u32 pllc2gsr; /* Cluster PLL 2 General Status */ 1776*a47a12beSStefan Roese u8 res11[0x1c]; 1777*a47a12beSStefan Roese u32 pllc3gsr; /* Cluster PLL 3 General Status */ 1778*a47a12beSStefan Roese u8 res12[0x1c]; 1779*a47a12beSStefan Roese u32 pllc4gsr; /* Cluster PLL 4 General Status */ 1780*a47a12beSStefan Roese u8 res13[0x39c]; 1781*a47a12beSStefan Roese u32 pllpgsr; /* Platform PLL General Status */ 1782*a47a12beSStefan Roese u8 res14[0x1c]; 1783*a47a12beSStefan Roese u32 plldgsr; /* DDR PLL General Status */ 1784*a47a12beSStefan Roese u8 res15[0x3dc]; 1785*a47a12beSStefan Roese } ccsr_clk_t; 1786*a47a12beSStefan Roese 1787*a47a12beSStefan Roese typedef struct ccsr_rcpm { 1788*a47a12beSStefan Roese u8 res1[4]; 1789*a47a12beSStefan Roese u32 cdozsrl; /* Core Doze Status */ 1790*a47a12beSStefan Roese u8 res2[4]; 1791*a47a12beSStefan Roese u32 cdozcrl; /* Core Doze Control */ 1792*a47a12beSStefan Roese u8 res3[4]; 1793*a47a12beSStefan Roese u32 cnapsrl; /* Core Nap Status */ 1794*a47a12beSStefan Roese u8 res4[4]; 1795*a47a12beSStefan Roese u32 cnapcrl; /* Core Nap Control */ 1796*a47a12beSStefan Roese u8 res5[4]; 1797*a47a12beSStefan Roese u32 cdozpsrl; /* Core Doze Previous Status */ 1798*a47a12beSStefan Roese u8 res6[4]; 1799*a47a12beSStefan Roese u32 cdozpcrl; /* Core Doze Previous Control */ 1800*a47a12beSStefan Roese u8 res7[4]; 1801*a47a12beSStefan Roese u32 cwaitsrl; /* Core Wait Status */ 1802*a47a12beSStefan Roese u8 res8[8]; 1803*a47a12beSStefan Roese u32 powmgtcsr; /* Power Mangement Control & Status */ 1804*a47a12beSStefan Roese u8 res9[12]; 1805*a47a12beSStefan Roese u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */ 1806*a47a12beSStefan Roese u8 res10[12]; 1807*a47a12beSStefan Roese u8 res11[4]; 1808*a47a12beSStefan Roese u32 cpmimrl; /* Core PM IRQ Masking */ 1809*a47a12beSStefan Roese u8 res12[4]; 1810*a47a12beSStefan Roese u32 cpmcimrl; /* Core PM Critical IRQ Masking */ 1811*a47a12beSStefan Roese u8 res13[4]; 1812*a47a12beSStefan Roese u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */ 1813*a47a12beSStefan Roese u8 res14[4]; 1814*a47a12beSStefan Roese u32 cpmnmimrl; /* Core PM NMI Masking */ 1815*a47a12beSStefan Roese u8 res15[4]; 1816*a47a12beSStefan Roese u32 ctbenrl; /* Core Time Base Enable */ 1817*a47a12beSStefan Roese u8 res16[4]; 1818*a47a12beSStefan Roese u32 ctbclkselrl; /* Core Time Base Clock Select */ 1819*a47a12beSStefan Roese u8 res17[4]; 1820*a47a12beSStefan Roese u32 ctbhltcrl; /* Core Time Base Halt Control */ 1821*a47a12beSStefan Roese u8 res18[0xf68]; 1822*a47a12beSStefan Roese } ccsr_rcpm_t; 1823*a47a12beSStefan Roese 1824*a47a12beSStefan Roese #else 1825*a47a12beSStefan Roese typedef struct ccsr_gur { 1826*a47a12beSStefan Roese u32 porpllsr; /* POR PLL ratio status */ 1827*a47a12beSStefan Roese #ifdef CONFIG_MPC8536 1828*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 1829*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 1830*a47a12beSStefan Roese #else 1831*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 1832*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 1833*a47a12beSStefan Roese #endif 1834*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000 1835*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25 1836*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e 1837*a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1 1838*a47a12beSStefan Roese u32 porbmsr; /* POR boot mode status */ 1839*a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA 0x00070000 1840*a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA_SHIFT 16 1841*a47a12beSStefan Roese u32 porimpscr; /* POR I/O impedance status & control */ 1842*a47a12beSStefan Roese u32 pordevsr; /* POR I/O device status regsiter */ 1843*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000 1844*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000 1845*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000 1846*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000 1847*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000 1848*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1 0x00800000 1849*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL 0x00780000 1850*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19 1851*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000 1852*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000 1853*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000 1854*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000 1855*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000 1856*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060 1857*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008 1858*a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007 1859*a47a12beSStefan Roese u32 pordbgmsr; /* POR debug mode status */ 1860*a47a12beSStefan Roese u32 pordevsr2; /* POR I/O device status 2 */ 1861*a47a12beSStefan Roese /* The 8544 RM says this is bit 26, but it's really bit 24 */ 1862*a47a12beSStefan Roese #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080 1863*a47a12beSStefan Roese u8 res1[8]; 1864*a47a12beSStefan Roese u32 gpporcr; /* General-purpose POR configuration */ 1865*a47a12beSStefan Roese u8 res2[12]; 1866*a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1867*a47a12beSStefan Roese u8 res3[12]; 1868*a47a12beSStefan Roese #if defined(CONFIG_MPC8569) 1869*a47a12beSStefan Roese u32 plppar1; /* Platform port pin assignment 1 */ 1870*a47a12beSStefan Roese u32 plppar2; /* Platform port pin assignment 2 */ 1871*a47a12beSStefan Roese u32 plpdir1; /* Platform port pin direction 1 */ 1872*a47a12beSStefan Roese u32 plpdir2; /* Platform port pin direction 2 */ 1873*a47a12beSStefan Roese #else 1874*a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1875*a47a12beSStefan Roese u8 res4[12]; 1876*a47a12beSStefan Roese #endif 1877*a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1878*a47a12beSStefan Roese u8 res5[12]; 1879*a47a12beSStefan Roese u32 pmuxcr; /* Alt. function signal multiplex control */ 1880*a47a12beSStefan Roese #define MPC85xx_PMUXCR_SD_DATA 0x80000000 1881*a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_CD 0x40000000 1882*a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_WP 0x20000000 1883*a47a12beSStefan Roese u8 res6[12]; 1884*a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 1885*a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI1 0x80000000 1886*a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI2 0x40000000 1887*a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE 0x20000000 1888*a47a12beSStefan Roese #define MPC85xx_DEVDISR_LBC 0x08000000 1889*a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE2 0x04000000 1890*a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE3 0x02000000 1891*a47a12beSStefan Roese #define MPC85xx_DEVDISR_SEC 0x01000000 1892*a47a12beSStefan Roese #define MPC85xx_DEVDISR_SRIO 0x00080000 1893*a47a12beSStefan Roese #define MPC85xx_DEVDISR_RMSG 0x00040000 1894*a47a12beSStefan Roese #define MPC85xx_DEVDISR_DDR 0x00010000 1895*a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU 0x00008000 1896*a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU 1897*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB 0x00004000 1898*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB 1899*a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU1 0x00002000 1900*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB1 0x00001000 1901*a47a12beSStefan Roese #define MPC85xx_DEVDISR_DMA 0x00000400 1902*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC1 0x00000080 1903*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC2 0x00000040 1904*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC3 0x00000020 1905*a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC4 0x00000010 1906*a47a12beSStefan Roese #define MPC85xx_DEVDISR_I2C 0x00000004 1907*a47a12beSStefan Roese #define MPC85xx_DEVDISR_DUART 0x00000002 1908*a47a12beSStefan Roese u8 res7[12]; 1909*a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 1910*a47a12beSStefan Roese u8 res8[12]; 1911*a47a12beSStefan Roese u32 mcpsumr; /* Machine check summary */ 1912*a47a12beSStefan Roese u8 res9[12]; 1913*a47a12beSStefan Roese u32 pvr; /* Processor version */ 1914*a47a12beSStefan Roese u32 svr; /* System version */ 1915*a47a12beSStefan Roese u8 res10a[8]; 1916*a47a12beSStefan Roese u32 rstcr; /* Reset control */ 1917*a47a12beSStefan Roese #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569) 1918*a47a12beSStefan Roese u8 res10b[76]; 1919*a47a12beSStefan Roese par_io_t qe_par_io[7]; 1920*a47a12beSStefan Roese u8 res10c[3136]; 1921*a47a12beSStefan Roese #else 1922*a47a12beSStefan Roese u8 res10b[3404]; 1923*a47a12beSStefan Roese #endif 1924*a47a12beSStefan Roese u32 clkocr; /* Clock out select */ 1925*a47a12beSStefan Roese u8 res11[12]; 1926*a47a12beSStefan Roese u32 ddrdllcr; /* DDR DLL control */ 1927*a47a12beSStefan Roese u8 res12[12]; 1928*a47a12beSStefan Roese u32 lbcdllcr; /* LBC DLL control */ 1929*a47a12beSStefan Roese u8 res13[248]; 1930*a47a12beSStefan Roese u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */ 1931*a47a12beSStefan Roese u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */ 1932*a47a12beSStefan Roese u32 ddrioovcr; /* DDR IO Override Control */ 1933*a47a12beSStefan Roese u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */ 1934*a47a12beSStefan Roese u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */ 1935*a47a12beSStefan Roese u8 res15[61648]; 1936*a47a12beSStefan Roese } ccsr_gur_t; 1937*a47a12beSStefan Roese #endif 1938*a47a12beSStefan Roese 1939*a47a12beSStefan Roese typedef struct serdes_corenet { 1940*a47a12beSStefan Roese struct { 1941*a47a12beSStefan Roese u32 rstctl; /* Reset Control Register */ 1942*a47a12beSStefan Roese #define SRDS_RSTCTL_RST 0x80000000 1943*a47a12beSStefan Roese #define SRDS_RSTCTL_RSTDONE 0x40000000 1944*a47a12beSStefan Roese #define SRDS_RSTCTL_RSTERR 0x20000000 1945*a47a12beSStefan Roese u32 pllcr0; /* PLL Control Register 0 */ 1946*a47a12beSStefan Roese u32 pllcr1; /* PLL Control Register 1 */ 1947*a47a12beSStefan Roese #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 1948*a47a12beSStefan Roese u32 res[5]; 1949*a47a12beSStefan Roese } bank[3]; 1950*a47a12beSStefan Roese u32 res1[12]; 1951*a47a12beSStefan Roese u32 srdstcalcr; /* TX Calibration Control */ 1952*a47a12beSStefan Roese u32 res2[3]; 1953*a47a12beSStefan Roese u32 srdsrcalcr; /* RX Calibration Control */ 1954*a47a12beSStefan Roese u32 res3[3]; 1955*a47a12beSStefan Roese u32 srdsgr0; /* General Register 0 */ 1956*a47a12beSStefan Roese u32 res4[11]; 1957*a47a12beSStefan Roese u32 srdspccr0; /* Protocol Converter Config 0 */ 1958*a47a12beSStefan Roese u32 srdspccr1; /* Protocol Converter Config 1 */ 1959*a47a12beSStefan Roese u32 srdspccr2; /* Protocol Converter Config 2 */ 1960*a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII1 0x00800000 1961*a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII2 0x00400000 1962*a47a12beSStefan Roese u32 res5[197]; 1963*a47a12beSStefan Roese struct { 1964*a47a12beSStefan Roese u32 gcr0; /* General Control Register 0 */ 1965*a47a12beSStefan Roese #define SRDS_GCR0_RRST 0x00400000 1966*a47a12beSStefan Roese #define SRDS_GCR0_1STLANE 0x00010000 1967*a47a12beSStefan Roese u32 gcr1; /* General Control Register 1 */ 1968*a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000 1969*a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000 1970*a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000 1971*a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000 1972*a47a12beSStefan Roese #define SRDS_GCR1_OPAD_CTL 0x04000000 1973*a47a12beSStefan Roese u32 res1[4]; 1974*a47a12beSStefan Roese u32 tecr0; /* TX Equalization Control Reg 0 */ 1975*a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000 1976*a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000 1977*a47a12beSStefan Roese u32 res3; 1978*a47a12beSStefan Roese u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */ 1979*a47a12beSStefan Roese u32 res4[7]; 1980*a47a12beSStefan Roese } lane[24]; 1981*a47a12beSStefan Roese u32 res6[384]; 1982*a47a12beSStefan Roese } serdes_corenet_t; 1983*a47a12beSStefan Roese 1984*a47a12beSStefan Roese enum { 1985*a47a12beSStefan Roese FSL_SRDS_B1_LANE_A = 0, 1986*a47a12beSStefan Roese FSL_SRDS_B1_LANE_B = 1, 1987*a47a12beSStefan Roese FSL_SRDS_B1_LANE_C = 2, 1988*a47a12beSStefan Roese FSL_SRDS_B1_LANE_D = 3, 1989*a47a12beSStefan Roese FSL_SRDS_B1_LANE_E = 4, 1990*a47a12beSStefan Roese FSL_SRDS_B1_LANE_F = 5, 1991*a47a12beSStefan Roese FSL_SRDS_B1_LANE_G = 6, 1992*a47a12beSStefan Roese FSL_SRDS_B1_LANE_H = 7, 1993*a47a12beSStefan Roese FSL_SRDS_B1_LANE_I = 8, 1994*a47a12beSStefan Roese FSL_SRDS_B1_LANE_J = 9, 1995*a47a12beSStefan Roese FSL_SRDS_B2_LANE_A = 16, 1996*a47a12beSStefan Roese FSL_SRDS_B2_LANE_B = 17, 1997*a47a12beSStefan Roese FSL_SRDS_B2_LANE_C = 18, 1998*a47a12beSStefan Roese FSL_SRDS_B2_LANE_D = 19, 1999*a47a12beSStefan Roese FSL_SRDS_B3_LANE_A = 20, 2000*a47a12beSStefan Roese FSL_SRDS_B3_LANE_B = 21, 2001*a47a12beSStefan Roese FSL_SRDS_B3_LANE_C = 22, 2002*a47a12beSStefan Roese FSL_SRDS_B3_LANE_D = 23, 2003*a47a12beSStefan Roese }; 2004*a47a12beSStefan Roese 2005*a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 2006*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000 2007*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x8000 2008*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x9000 2009*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000 2010*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000 2011*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000 2012*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000 2013*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x100000 2014*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000 2015*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000 2016*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000 2017*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000 2018*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x210000 2019*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_QMAN_OFFSET 0x318000 2020*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_BMAN_OFFSET 0x31a000 2021*a47a12beSStefan Roese #else 2022*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000 2023*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x2000 2024*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000 2025*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x6000 2026*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000 2027*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000 2028*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000 2029*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000 2030*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000 2031*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000 2032*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000 2033*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000 2034*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000 2035*a47a12beSStefan Roese #ifdef CONFIG_TSECV2 2036*a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0xB0000 2037*a47a12beSStefan Roese #else 2038*a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0x24000 2039*a47a12beSStefan Roese #endif 2040*a47a12beSStefan Roese #define CONFIG_SYS_MDIO1_OFFSET 0x24000 2041*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000 2042*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100 2043*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000 2044*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000 2045*a47a12beSStefan Roese #endif 2046*a47a12beSStefan Roese 2047*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000 2048*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000 2049*a47a12beSStefan Roese 2050*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_ADDR \ 2051*a47a12beSStefan Roese (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET) 2052*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_QMAN_ADDR \ 2053*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_QMAN_OFFSET) 2054*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_BMAN_ADDR \ 2055*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_BMAN_OFFSET) 2056*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_ADDR \ 2057*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET) 2058*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \ 2059*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET) 2060*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \ 2061*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET) 2062*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \ 2063*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET) 2064*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_ADDR \ 2065*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) 2066*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_ADDR \ 2067*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET) 2068*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_ADDR \ 2069*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET) 2070*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_ADDR \ 2071*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET) 2072*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_ADDR \ 2073*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET) 2074*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_ADDR \ 2075*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET) 2076*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \ 2077*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET) 2078*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_ADDR \ 2079*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET) 2080*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_ADDR \ 2081*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET) 2082*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_ADDR \ 2083*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET) 2084*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_ADDR \ 2085*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET) 2086*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_ADDR \ 2087*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET) 2088*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \ 2089*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET) 2090*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PIC_ADDR \ 2091*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET) 2092*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_ADDR \ 2093*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET) 2094*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \ 2095*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 2096*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \ 2097*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 2098*a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \ 2099*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET) 2100*a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_ADDR \ 2101*a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET) 2102*a47a12beSStefan Roese 2103*a47a12beSStefan Roese #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 2104*a47a12beSStefan Roese #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) 2105*a47a12beSStefan Roese 2106*a47a12beSStefan Roese #endif /*__IMMAP_85xx__*/ 2107