1a47a12beSStefan Roese /* 2a47a12beSStefan Roese * MPC85xx Internal Memory Map 3a47a12beSStefan Roese * 41d2c2a62SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 5a47a12beSStefan Roese * 6a47a12beSStefan Roese * Copyright(c) 2002,2003 Motorola Inc. 7a47a12beSStefan Roese * Xianghua Xiao (x.xiao@motorola.com) 8a47a12beSStefan Roese * 9a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 10a47a12beSStefan Roese * project. 11a47a12beSStefan Roese * 12a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 13a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 14a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 15a47a12beSStefan Roese * the License, or (at your option) any later version. 16a47a12beSStefan Roese * 17a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 18a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a47a12beSStefan Roese * GNU General Public License for more details. 21a47a12beSStefan Roese * 22a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 23a47a12beSStefan Roese * along with this program; if not, write to the Free Software 24a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a47a12beSStefan Roese * MA 02111-1307 USA 26a47a12beSStefan Roese */ 27a47a12beSStefan Roese 28a47a12beSStefan Roese #ifndef __IMMAP_85xx__ 29a47a12beSStefan Roese #define __IMMAP_85xx__ 30a47a12beSStefan Roese 31a47a12beSStefan Roese #include <asm/types.h> 32a47a12beSStefan Roese #include <asm/fsl_dma.h> 33a47a12beSStefan Roese #include <asm/fsl_i2c.h> 34d789b5f5SDipen Dudhat #include <asm/fsl_ifc.h> 35a47a12beSStefan Roese #include <asm/fsl_lbc.h> 36ebd7cb0bSKumar Gala #include <asm/fsl_fman.h> 37a47a12beSStefan Roese 38a47a12beSStefan Roese typedef struct ccsr_local { 39a47a12beSStefan Roese u32 ccsrbarh; /* CCSR Base Addr High */ 40a47a12beSStefan Roese u32 ccsrbarl; /* CCSR Base Addr Low */ 41a47a12beSStefan Roese u32 ccsrar; /* CCSR Attr */ 42a47a12beSStefan Roese #define CCSRAR_C 0x80000000 /* Commit */ 43a47a12beSStefan Roese u8 res1[4]; 44a47a12beSStefan Roese u32 altcbarh; /* Alternate Configuration Base Addr High */ 45a47a12beSStefan Roese u32 altcbarl; /* Alternate Configuration Base Addr Low */ 46a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 47a47a12beSStefan Roese u8 res2[4]; 48a47a12beSStefan Roese u32 bstrh; /* Boot space translation high */ 49a47a12beSStefan Roese u32 bstrl; /* Boot space translation Low */ 50a47a12beSStefan Roese u32 bstrar; /* Boot space translation attributes */ 51a47a12beSStefan Roese u8 res3[0xbd4]; 52a47a12beSStefan Roese struct { 53a47a12beSStefan Roese u32 lawbarh; /* LAWn base addr high */ 54a47a12beSStefan Roese u32 lawbarl; /* LAWn base addr low */ 55a47a12beSStefan Roese u32 lawar; /* LAWn attributes */ 56a47a12beSStefan Roese u8 res4[4]; 57a47a12beSStefan Roese } law[32]; 58a47a12beSStefan Roese u8 res35[0x204]; 59a47a12beSStefan Roese } ccsr_local_t; 60a47a12beSStefan Roese 61a47a12beSStefan Roese /* Local-Access Registers & ECM Registers */ 62a47a12beSStefan Roese typedef struct ccsr_local_ecm { 63a47a12beSStefan Roese u32 ccsrbar; /* CCSR Base Addr */ 64a47a12beSStefan Roese u8 res1[4]; 65a47a12beSStefan Roese u32 altcbar; /* Alternate Configuration Base Addr */ 66a47a12beSStefan Roese u8 res2[4]; 67a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 68a47a12beSStefan Roese u8 res3[12]; 69a47a12beSStefan Roese u32 bptr; /* Boot Page Translation */ 70a47a12beSStefan Roese u8 res4[3044]; 71a47a12beSStefan Roese u32 lawbar0; /* Local Access Window 0 Base Addr */ 72a47a12beSStefan Roese u8 res5[4]; 73a47a12beSStefan Roese u32 lawar0; /* Local Access Window 0 Attrs */ 74a47a12beSStefan Roese u8 res6[20]; 75a47a12beSStefan Roese u32 lawbar1; /* Local Access Window 1 Base Addr */ 76a47a12beSStefan Roese u8 res7[4]; 77a47a12beSStefan Roese u32 lawar1; /* Local Access Window 1 Attrs */ 78a47a12beSStefan Roese u8 res8[20]; 79a47a12beSStefan Roese u32 lawbar2; /* Local Access Window 2 Base Addr */ 80a47a12beSStefan Roese u8 res9[4]; 81a47a12beSStefan Roese u32 lawar2; /* Local Access Window 2 Attrs */ 82a47a12beSStefan Roese u8 res10[20]; 83a47a12beSStefan Roese u32 lawbar3; /* Local Access Window 3 Base Addr */ 84a47a12beSStefan Roese u8 res11[4]; 85a47a12beSStefan Roese u32 lawar3; /* Local Access Window 3 Attrs */ 86a47a12beSStefan Roese u8 res12[20]; 87a47a12beSStefan Roese u32 lawbar4; /* Local Access Window 4 Base Addr */ 88a47a12beSStefan Roese u8 res13[4]; 89a47a12beSStefan Roese u32 lawar4; /* Local Access Window 4 Attrs */ 90a47a12beSStefan Roese u8 res14[20]; 91a47a12beSStefan Roese u32 lawbar5; /* Local Access Window 5 Base Addr */ 92a47a12beSStefan Roese u8 res15[4]; 93a47a12beSStefan Roese u32 lawar5; /* Local Access Window 5 Attrs */ 94a47a12beSStefan Roese u8 res16[20]; 95a47a12beSStefan Roese u32 lawbar6; /* Local Access Window 6 Base Addr */ 96a47a12beSStefan Roese u8 res17[4]; 97a47a12beSStefan Roese u32 lawar6; /* Local Access Window 6 Attrs */ 98a47a12beSStefan Roese u8 res18[20]; 99a47a12beSStefan Roese u32 lawbar7; /* Local Access Window 7 Base Addr */ 100a47a12beSStefan Roese u8 res19[4]; 101a47a12beSStefan Roese u32 lawar7; /* Local Access Window 7 Attrs */ 102a47a12beSStefan Roese u8 res19_8a[20]; 103a47a12beSStefan Roese u32 lawbar8; /* Local Access Window 8 Base Addr */ 104a47a12beSStefan Roese u8 res19_8b[4]; 105a47a12beSStefan Roese u32 lawar8; /* Local Access Window 8 Attrs */ 106a47a12beSStefan Roese u8 res19_9a[20]; 107a47a12beSStefan Roese u32 lawbar9; /* Local Access Window 9 Base Addr */ 108a47a12beSStefan Roese u8 res19_9b[4]; 109a47a12beSStefan Roese u32 lawar9; /* Local Access Window 9 Attrs */ 110a47a12beSStefan Roese u8 res19_10a[20]; 111a47a12beSStefan Roese u32 lawbar10; /* Local Access Window 10 Base Addr */ 112a47a12beSStefan Roese u8 res19_10b[4]; 113a47a12beSStefan Roese u32 lawar10; /* Local Access Window 10 Attrs */ 114a47a12beSStefan Roese u8 res19_11a[20]; 115a47a12beSStefan Roese u32 lawbar11; /* Local Access Window 11 Base Addr */ 116a47a12beSStefan Roese u8 res19_11b[4]; 117a47a12beSStefan Roese u32 lawar11; /* Local Access Window 11 Attrs */ 118a47a12beSStefan Roese u8 res20[652]; 119a47a12beSStefan Roese u32 eebacr; /* ECM CCB Addr Configuration */ 120a47a12beSStefan Roese u8 res21[12]; 121a47a12beSStefan Roese u32 eebpcr; /* ECM CCB Port Configuration */ 122a47a12beSStefan Roese u8 res22[3564]; 123a47a12beSStefan Roese u32 eedr; /* ECM Error Detect */ 124a47a12beSStefan Roese u8 res23[4]; 125a47a12beSStefan Roese u32 eeer; /* ECM Error Enable */ 126a47a12beSStefan Roese u32 eeatr; /* ECM Error Attrs Capture */ 127a47a12beSStefan Roese u32 eeadr; /* ECM Error Addr Capture */ 128a47a12beSStefan Roese u8 res24[492]; 129a47a12beSStefan Roese } ccsr_local_ecm_t; 130a47a12beSStefan Roese 131a47a12beSStefan Roese /* DDR memory controller registers */ 132a47a12beSStefan Roese typedef struct ccsr_ddr { 133a47a12beSStefan Roese u32 cs0_bnds; /* Chip Select 0 Memory Bounds */ 134a47a12beSStefan Roese u8 res1[4]; 135a47a12beSStefan Roese u32 cs1_bnds; /* Chip Select 1 Memory Bounds */ 136a47a12beSStefan Roese u8 res2[4]; 137a47a12beSStefan Roese u32 cs2_bnds; /* Chip Select 2 Memory Bounds */ 138a47a12beSStefan Roese u8 res3[4]; 139a47a12beSStefan Roese u32 cs3_bnds; /* Chip Select 3 Memory Bounds */ 140a47a12beSStefan Roese u8 res4[100]; 141a47a12beSStefan Roese u32 cs0_config; /* Chip Select Configuration */ 142a47a12beSStefan Roese u32 cs1_config; /* Chip Select Configuration */ 143a47a12beSStefan Roese u32 cs2_config; /* Chip Select Configuration */ 144a47a12beSStefan Roese u32 cs3_config; /* Chip Select Configuration */ 145a47a12beSStefan Roese u8 res4a[48]; 146a47a12beSStefan Roese u32 cs0_config_2; /* Chip Select Configuration 2 */ 147a47a12beSStefan Roese u32 cs1_config_2; /* Chip Select Configuration 2 */ 148a47a12beSStefan Roese u32 cs2_config_2; /* Chip Select Configuration 2 */ 149a47a12beSStefan Roese u32 cs3_config_2; /* Chip Select Configuration 2 */ 150a47a12beSStefan Roese u8 res5[48]; 151a47a12beSStefan Roese u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */ 152a47a12beSStefan Roese u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */ 153a47a12beSStefan Roese u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */ 154a47a12beSStefan Roese u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */ 155a47a12beSStefan Roese u32 sdram_cfg; /* SDRAM Control Configuration */ 156a47a12beSStefan Roese u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */ 157a47a12beSStefan Roese u32 sdram_mode; /* SDRAM Mode Configuration */ 158a47a12beSStefan Roese u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */ 159a47a12beSStefan Roese u32 sdram_md_cntl; /* SDRAM Mode Control */ 160a47a12beSStefan Roese u32 sdram_interval; /* SDRAM Interval Configuration */ 161a47a12beSStefan Roese u32 sdram_data_init; /* SDRAM Data initialization */ 162a47a12beSStefan Roese u8 res6[4]; 163a47a12beSStefan Roese u32 sdram_clk_cntl; /* SDRAM Clock Control */ 164a47a12beSStefan Roese u8 res7[20]; 165a47a12beSStefan Roese u32 init_addr; /* training init addr */ 166a47a12beSStefan Roese u32 init_ext_addr; /* training init extended addr */ 167a47a12beSStefan Roese u8 res8_1[16]; 168a47a12beSStefan Roese u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */ 169a47a12beSStefan Roese u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ 170a47a12beSStefan Roese u8 reg8_1a[8]; 171a47a12beSStefan Roese u32 ddr_zq_cntl; /* ZQ calibration control*/ 172a47a12beSStefan Roese u32 ddr_wrlvl_cntl; /* write leveling control*/ 173a47a12beSStefan Roese u8 reg8_1aa[4]; 174a47a12beSStefan Roese u32 ddr_sr_cntr; /* self refresh counter */ 175a47a12beSStefan Roese u32 ddr_sdram_rcw_1; /* Control Words 1 */ 176a47a12beSStefan Roese u32 ddr_sdram_rcw_2; /* Control Words 2 */ 1779ab87d04SKumar Gala u8 reg_1ab[8]; 1789ab87d04SKumar Gala u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */ 1799ab87d04SKumar Gala u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */ 1809ab87d04SKumar Gala u8 res8_1b[104]; 1819ab87d04SKumar Gala u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */ 1829ab87d04SKumar Gala u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */ 1839ab87d04SKumar Gala u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */ 1849ab87d04SKumar Gala u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */ 1859ab87d04SKumar Gala u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */ 1869ab87d04SKumar Gala u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */ 1879ab87d04SKumar Gala u8 res8_1ba[0x908]; 188a47a12beSStefan Roese u32 ddr_dsr1; /* Debug Status 1 */ 189a47a12beSStefan Roese u32 ddr_dsr2; /* Debug Status 2 */ 190a47a12beSStefan Roese u32 ddr_cdr1; /* Control Driver 1 */ 191a47a12beSStefan Roese u32 ddr_cdr2; /* Control Driver 2 */ 192a47a12beSStefan Roese u8 res8_1c[200]; 193a47a12beSStefan Roese u32 ip_rev1; /* IP Block Revision 1 */ 194a47a12beSStefan Roese u32 ip_rev2; /* IP Block Revision 2 */ 1959ab87d04SKumar Gala u32 eor; /* Enhanced Optimization Register */ 1969ab87d04SKumar Gala u8 res8_2[252]; 1979ab87d04SKumar Gala u32 mtcr; /* Memory Test Control Register */ 1989ab87d04SKumar Gala u8 res8_3[28]; 1999ab87d04SKumar Gala u32 mtp1; /* Memory Test Pattern 1 */ 2009ab87d04SKumar Gala u32 mtp2; /* Memory Test Pattern 2 */ 2019ab87d04SKumar Gala u32 mtp3; /* Memory Test Pattern 3 */ 2029ab87d04SKumar Gala u32 mtp4; /* Memory Test Pattern 4 */ 2039ab87d04SKumar Gala u32 mtp5; /* Memory Test Pattern 5 */ 2049ab87d04SKumar Gala u32 mtp6; /* Memory Test Pattern 6 */ 2059ab87d04SKumar Gala u32 mtp7; /* Memory Test Pattern 7 */ 2069ab87d04SKumar Gala u32 mtp8; /* Memory Test Pattern 8 */ 2079ab87d04SKumar Gala u32 mtp9; /* Memory Test Pattern 9 */ 2089ab87d04SKumar Gala u32 mtp10; /* Memory Test Pattern 10 */ 2099ab87d04SKumar Gala u8 res8_4[184]; 210a47a12beSStefan Roese u32 data_err_inject_hi; /* Data Path Err Injection Mask High */ 211a47a12beSStefan Roese u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */ 212a47a12beSStefan Roese u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */ 213a47a12beSStefan Roese u8 res9[20]; 214a47a12beSStefan Roese u32 capture_data_hi; /* Data Path Read Capture High */ 215a47a12beSStefan Roese u32 capture_data_lo; /* Data Path Read Capture Low */ 216a47a12beSStefan Roese u32 capture_ecc; /* Data Path Read Capture ECC */ 217a47a12beSStefan Roese u8 res10[20]; 218a47a12beSStefan Roese u32 err_detect; /* Error Detect */ 219a47a12beSStefan Roese u32 err_disable; /* Error Disable */ 220a47a12beSStefan Roese u32 err_int_en; 221a47a12beSStefan Roese u32 capture_attributes; /* Error Attrs Capture */ 222a47a12beSStefan Roese u32 capture_address; /* Error Addr Capture */ 223a47a12beSStefan Roese u32 capture_ext_address; /* Error Extended Addr Capture */ 224a47a12beSStefan Roese u32 err_sbe; /* Single-Bit ECC Error Management */ 225a47a12beSStefan Roese u8 res11[164]; 226d2a9568cSYork Sun u32 debug[32]; /* debug_1 to debug_32 */ 227d2a9568cSYork Sun u8 res12[128]; 228a47a12beSStefan Roese } ccsr_ddr_t; 229a47a12beSStefan Roese 2309ab87d04SKumar Gala #define DDR_EOR_RD_BDW_OPT_DIS 0x80000000 /* Read BDW Opt. disable */ 2319ab87d04SKumar Gala #define DDR_EOR_ADDR_HASH_EN 0x40000000 /* Address hash enabled */ 2329ab87d04SKumar Gala 233a47a12beSStefan Roese /* I2C Registers */ 234a47a12beSStefan Roese typedef struct ccsr_i2c { 235a47a12beSStefan Roese struct fsl_i2c i2c[1]; 236a47a12beSStefan Roese u8 res[4096 - 1 * sizeof(struct fsl_i2c)]; 237a47a12beSStefan Roese } ccsr_i2c_t; 238a47a12beSStefan Roese 239a47a12beSStefan Roese #if defined(CONFIG_MPC8540) \ 240a47a12beSStefan Roese || defined(CONFIG_MPC8541) \ 241a47a12beSStefan Roese || defined(CONFIG_MPC8548) \ 242a47a12beSStefan Roese || defined(CONFIG_MPC8555) 243a47a12beSStefan Roese /* DUART Registers */ 244a47a12beSStefan Roese typedef struct ccsr_duart { 245a47a12beSStefan Roese u8 res1[1280]; 246a47a12beSStefan Roese /* URBR1, UTHR1, UDLB1 with the same addr */ 247a47a12beSStefan Roese u8 urbr1_uthr1_udlb1; 248a47a12beSStefan Roese /* UIER1, UDMB1 with the same addr01 */ 249a47a12beSStefan Roese u8 uier1_udmb1; 250a47a12beSStefan Roese /* UIIR1, UFCR1, UAFR1 with the same addr */ 251a47a12beSStefan Roese u8 uiir1_ufcr1_uafr1; 252a47a12beSStefan Roese u8 ulcr1; /* UART1 Line Control */ 253a47a12beSStefan Roese u8 umcr1; /* UART1 Modem Control */ 254a47a12beSStefan Roese u8 ulsr1; /* UART1 Line Status */ 255a47a12beSStefan Roese u8 umsr1; /* UART1 Modem Status */ 256a47a12beSStefan Roese u8 uscr1; /* UART1 Scratch */ 257a47a12beSStefan Roese u8 res2[8]; 258a47a12beSStefan Roese u8 udsr1; /* UART1 DMA Status */ 259a47a12beSStefan Roese u8 res3[239]; 260a47a12beSStefan Roese /* URBR2, UTHR2, UDLB2 with the same addr */ 261a47a12beSStefan Roese u8 urbr2_uthr2_udlb2; 262a47a12beSStefan Roese /* UIER2, UDMB2 with the same addr */ 263a47a12beSStefan Roese u8 uier2_udmb2; 264a47a12beSStefan Roese /* UIIR2, UFCR2, UAFR2 with the same addr */ 265a47a12beSStefan Roese u8 uiir2_ufcr2_uafr2; 266a47a12beSStefan Roese u8 ulcr2; /* UART2 Line Control */ 267a47a12beSStefan Roese u8 umcr2; /* UART2 Modem Control */ 268a47a12beSStefan Roese u8 ulsr2; /* UART2 Line Status */ 269a47a12beSStefan Roese u8 umsr2; /* UART2 Modem Status */ 270a47a12beSStefan Roese u8 uscr2; /* UART2 Scratch */ 271a47a12beSStefan Roese u8 res4[8]; 272a47a12beSStefan Roese u8 udsr2; /* UART2 DMA Status */ 273a47a12beSStefan Roese u8 res5[2543]; 274a47a12beSStefan Roese } ccsr_duart_t; 275a47a12beSStefan Roese #else /* MPC8560 uses UART on its CPM */ 276a47a12beSStefan Roese typedef struct ccsr_duart { 277a47a12beSStefan Roese u8 res[4096]; 278a47a12beSStefan Roese } ccsr_duart_t; 279a47a12beSStefan Roese #endif 280a47a12beSStefan Roese 281a47a12beSStefan Roese /* eSPI Registers */ 282a47a12beSStefan Roese typedef struct ccsr_espi { 283a47a12beSStefan Roese u32 mode; /* eSPI mode */ 284a47a12beSStefan Roese u32 event; /* eSPI event */ 285a47a12beSStefan Roese u32 mask; /* eSPI mask */ 286a47a12beSStefan Roese u32 com; /* eSPI command */ 287a47a12beSStefan Roese u32 tx; /* eSPI transmit FIFO access */ 288a47a12beSStefan Roese u32 rx; /* eSPI receive FIFO access */ 289a47a12beSStefan Roese u8 res1[8]; /* reserved */ 290a47a12beSStefan Roese u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */ 291a47a12beSStefan Roese u8 res2[4048]; /* fill up to 0x1000 */ 292a47a12beSStefan Roese } ccsr_espi_t; 293a47a12beSStefan Roese 294a47a12beSStefan Roese /* PCI Registers */ 295a47a12beSStefan Roese typedef struct ccsr_pcix { 296a47a12beSStefan Roese u32 cfg_addr; /* PCIX Configuration Addr */ 297a47a12beSStefan Roese u32 cfg_data; /* PCIX Configuration Data */ 298a47a12beSStefan Roese u32 int_ack; /* PCIX IRQ Acknowledge */ 299a47a12beSStefan Roese u8 res1[3060]; 300a47a12beSStefan Roese u32 potar0; /* PCIX Outbound Transaction Addr 0 */ 301a47a12beSStefan Roese u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */ 302a47a12beSStefan Roese u32 powbar0; /* PCIX Outbound Window Base Addr 0 */ 303a47a12beSStefan Roese u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */ 304a47a12beSStefan Roese u32 powar0; /* PCIX Outbound Window Attrs 0 */ 305a47a12beSStefan Roese u8 res2[12]; 306a47a12beSStefan Roese u32 potar1; /* PCIX Outbound Transaction Addr 1 */ 307a47a12beSStefan Roese u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */ 308a47a12beSStefan Roese u32 powbar1; /* PCIX Outbound Window Base Addr 1 */ 309a47a12beSStefan Roese u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */ 310a47a12beSStefan Roese u32 powar1; /* PCIX Outbound Window Attrs 1 */ 311a47a12beSStefan Roese u8 res3[12]; 312a47a12beSStefan Roese u32 potar2; /* PCIX Outbound Transaction Addr 2 */ 313a47a12beSStefan Roese u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */ 314a47a12beSStefan Roese u32 powbar2; /* PCIX Outbound Window Base Addr 2 */ 315a47a12beSStefan Roese u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */ 316a47a12beSStefan Roese u32 powar2; /* PCIX Outbound Window Attrs 2 */ 317a47a12beSStefan Roese u8 res4[12]; 318a47a12beSStefan Roese u32 potar3; /* PCIX Outbound Transaction Addr 3 */ 319a47a12beSStefan Roese u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */ 320a47a12beSStefan Roese u32 powbar3; /* PCIX Outbound Window Base Addr 3 */ 321a47a12beSStefan Roese u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */ 322a47a12beSStefan Roese u32 powar3; /* PCIX Outbound Window Attrs 3 */ 323a47a12beSStefan Roese u8 res5[12]; 324a47a12beSStefan Roese u32 potar4; /* PCIX Outbound Transaction Addr 4 */ 325a47a12beSStefan Roese u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */ 326a47a12beSStefan Roese u32 powbar4; /* PCIX Outbound Window Base Addr 4 */ 327a47a12beSStefan Roese u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */ 328a47a12beSStefan Roese u32 powar4; /* PCIX Outbound Window Attrs 4 */ 329a47a12beSStefan Roese u8 res6[268]; 330a47a12beSStefan Roese u32 pitar3; /* PCIX Inbound Translation Addr 3 */ 331a47a12beSStefan Roese u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */ 332a47a12beSStefan Roese u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */ 333a47a12beSStefan Roese u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */ 334a47a12beSStefan Roese u32 piwar3; /* PCIX Inbound Window Attrs 3 */ 335a47a12beSStefan Roese u8 res7[12]; 336a47a12beSStefan Roese u32 pitar2; /* PCIX Inbound Translation Addr 2 */ 337a47a12beSStefan Roese u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */ 338a47a12beSStefan Roese u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */ 339a47a12beSStefan Roese u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */ 340a47a12beSStefan Roese u32 piwar2; /* PCIX Inbound Window Attrs 2 */ 341a47a12beSStefan Roese u8 res8[12]; 342a47a12beSStefan Roese u32 pitar1; /* PCIX Inbound Translation Addr 1 */ 343a47a12beSStefan Roese u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */ 344a47a12beSStefan Roese u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */ 345a47a12beSStefan Roese u8 res9[4]; 346a47a12beSStefan Roese u32 piwar1; /* PCIX Inbound Window Attrs 1 */ 347a47a12beSStefan Roese u8 res10[12]; 348a47a12beSStefan Roese u32 pedr; /* PCIX Error Detect */ 349a47a12beSStefan Roese u32 pecdr; /* PCIX Error Capture Disable */ 350a47a12beSStefan Roese u32 peer; /* PCIX Error Enable */ 351a47a12beSStefan Roese u32 peattrcr; /* PCIX Error Attrs Capture */ 352a47a12beSStefan Roese u32 peaddrcr; /* PCIX Error Addr Capture */ 353a47a12beSStefan Roese u32 peextaddrcr; /* PCIX Error Extended Addr Capture */ 354a47a12beSStefan Roese u32 pedlcr; /* PCIX Error Data Low Capture */ 355a47a12beSStefan Roese u32 pedhcr; /* PCIX Error Error Data High Capture */ 356a47a12beSStefan Roese u32 gas_timr; /* PCIX Gasket Timer */ 357a47a12beSStefan Roese u8 res11[476]; 358a47a12beSStefan Roese } ccsr_pcix_t; 359a47a12beSStefan Roese 360a47a12beSStefan Roese #define PCIX_COMMAND 0x62 361a47a12beSStefan Roese #define POWAR_EN 0x80000000 362a47a12beSStefan Roese #define POWAR_IO_READ 0x00080000 363a47a12beSStefan Roese #define POWAR_MEM_READ 0x00040000 364a47a12beSStefan Roese #define POWAR_IO_WRITE 0x00008000 365a47a12beSStefan Roese #define POWAR_MEM_WRITE 0x00004000 366a47a12beSStefan Roese #define POWAR_MEM_512M 0x0000001c 367a47a12beSStefan Roese #define POWAR_IO_1M 0x00000013 368a47a12beSStefan Roese 369a47a12beSStefan Roese #define PIWAR_EN 0x80000000 370a47a12beSStefan Roese #define PIWAR_PF 0x20000000 371a47a12beSStefan Roese #define PIWAR_LOCAL 0x00f00000 372a47a12beSStefan Roese #define PIWAR_READ_SNOOP 0x00050000 373a47a12beSStefan Roese #define PIWAR_WRITE_SNOOP 0x00005000 374a47a12beSStefan Roese #define PIWAR_MEM_2G 0x0000001e 375a47a12beSStefan Roese 376a47a12beSStefan Roese typedef struct ccsr_gpio { 377a47a12beSStefan Roese u32 gpdir; 378a47a12beSStefan Roese u32 gpodr; 379a47a12beSStefan Roese u32 gpdat; 380a47a12beSStefan Roese u32 gpier; 381a47a12beSStefan Roese u32 gpimr; 382a47a12beSStefan Roese u32 gpicr; 383a47a12beSStefan Roese } ccsr_gpio_t; 384a47a12beSStefan Roese 385a47a12beSStefan Roese /* L2 Cache Registers */ 386a47a12beSStefan Roese typedef struct ccsr_l2cache { 387a47a12beSStefan Roese u32 l2ctl; /* L2 configuration 0 */ 388a47a12beSStefan Roese u8 res1[12]; 389a47a12beSStefan Roese u32 l2cewar0; /* L2 cache external write addr 0 */ 390a47a12beSStefan Roese u8 res2[4]; 391a47a12beSStefan Roese u32 l2cewcr0; /* L2 cache external write control 0 */ 392a47a12beSStefan Roese u8 res3[4]; 393a47a12beSStefan Roese u32 l2cewar1; /* L2 cache external write addr 1 */ 394a47a12beSStefan Roese u8 res4[4]; 395a47a12beSStefan Roese u32 l2cewcr1; /* L2 cache external write control 1 */ 396a47a12beSStefan Roese u8 res5[4]; 397a47a12beSStefan Roese u32 l2cewar2; /* L2 cache external write addr 2 */ 398a47a12beSStefan Roese u8 res6[4]; 399a47a12beSStefan Roese u32 l2cewcr2; /* L2 cache external write control 2 */ 400a47a12beSStefan Roese u8 res7[4]; 401a47a12beSStefan Roese u32 l2cewar3; /* L2 cache external write addr 3 */ 402a47a12beSStefan Roese u8 res8[4]; 403a47a12beSStefan Roese u32 l2cewcr3; /* L2 cache external write control 3 */ 404a47a12beSStefan Roese u8 res9[180]; 405a47a12beSStefan Roese u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */ 406a47a12beSStefan Roese u8 res10[4]; 407a47a12beSStefan Roese u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */ 408a47a12beSStefan Roese u8 res11[3316]; 409a47a12beSStefan Roese u32 l2errinjhi; /* L2 error injection mask high */ 410a47a12beSStefan Roese u32 l2errinjlo; /* L2 error injection mask low */ 411a47a12beSStefan Roese u32 l2errinjctl; /* L2 error injection tag/ECC control */ 412a47a12beSStefan Roese u8 res12[20]; 413a47a12beSStefan Roese u32 l2captdatahi; /* L2 error data high capture */ 414a47a12beSStefan Roese u32 l2captdatalo; /* L2 error data low capture */ 415a47a12beSStefan Roese u32 l2captecc; /* L2 error ECC capture */ 416a47a12beSStefan Roese u8 res13[20]; 417a47a12beSStefan Roese u32 l2errdet; /* L2 error detect */ 418a47a12beSStefan Roese u32 l2errdis; /* L2 error disable */ 419a47a12beSStefan Roese u32 l2errinten; /* L2 error interrupt enable */ 420a47a12beSStefan Roese u32 l2errattr; /* L2 error attributes capture */ 421a47a12beSStefan Roese u32 l2erraddr; /* L2 error addr capture */ 422a47a12beSStefan Roese u8 res14[4]; 423a47a12beSStefan Roese u32 l2errctl; /* L2 error control */ 424a47a12beSStefan Roese u8 res15[420]; 425a47a12beSStefan Roese } ccsr_l2cache_t; 426a47a12beSStefan Roese 427a47a12beSStefan Roese #define MPC85xx_L2CTL_L2E 0x80000000 428a47a12beSStefan Roese #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000 429a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_MBECC 0x00000008 430a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_SBECC 0x00000004 431a47a12beSStefan Roese 432a47a12beSStefan Roese /* DMA Registers */ 433a47a12beSStefan Roese typedef struct ccsr_dma { 434a47a12beSStefan Roese u8 res1[256]; 435a47a12beSStefan Roese struct fsl_dma dma[4]; 436a47a12beSStefan Roese u32 dgsr; /* DMA General Status */ 437a47a12beSStefan Roese u8 res2[11516]; 438a47a12beSStefan Roese } ccsr_dma_t; 439a47a12beSStefan Roese 440a47a12beSStefan Roese /* tsec */ 441a47a12beSStefan Roese typedef struct ccsr_tsec { 442a47a12beSStefan Roese u8 res1[16]; 443a47a12beSStefan Roese u32 ievent; /* IRQ Event */ 444a47a12beSStefan Roese u32 imask; /* IRQ Mask */ 445a47a12beSStefan Roese u32 edis; /* Error Disabled */ 446a47a12beSStefan Roese u8 res2[4]; 447a47a12beSStefan Roese u32 ecntrl; /* Ethernet Control */ 448a47a12beSStefan Roese u32 minflr; /* Minimum Frame Len */ 449a47a12beSStefan Roese u32 ptv; /* Pause Time Value */ 450a47a12beSStefan Roese u32 dmactrl; /* DMA Control */ 451a47a12beSStefan Roese u32 tbipa; /* TBI PHY Addr */ 452a47a12beSStefan Roese u8 res3[88]; 453a47a12beSStefan Roese u32 fifo_tx_thr; /* FIFO transmit threshold */ 454a47a12beSStefan Roese u8 res4[8]; 455a47a12beSStefan Roese u32 fifo_tx_starve; /* FIFO transmit starve */ 456a47a12beSStefan Roese u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */ 457a47a12beSStefan Roese u8 res5[96]; 458a47a12beSStefan Roese u32 tctrl; /* TX Control */ 459a47a12beSStefan Roese u32 tstat; /* TX Status */ 460a47a12beSStefan Roese u8 res6[4]; 461a47a12beSStefan Roese u32 tbdlen; /* TX Buffer Desc Data Len */ 462a47a12beSStefan Roese u8 res7[16]; 463a47a12beSStefan Roese u32 ctbptrh; /* Current TX Buffer Desc Ptr High */ 464a47a12beSStefan Roese u32 ctbptr; /* Current TX Buffer Desc Ptr */ 465a47a12beSStefan Roese u8 res8[88]; 466a47a12beSStefan Roese u32 tbptrh; /* TX Buffer Desc Ptr High */ 467a47a12beSStefan Roese u32 tbptr; /* TX Buffer Desc Ptr Low */ 468a47a12beSStefan Roese u8 res9[120]; 469a47a12beSStefan Roese u32 tbaseh; /* TX Desc Base Addr High */ 470a47a12beSStefan Roese u32 tbase; /* TX Desc Base Addr */ 471a47a12beSStefan Roese u8 res10[168]; 472a47a12beSStefan Roese u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */ 473a47a12beSStefan Roese u32 ostbdp; /* OOS TX Data Buffer Ptr */ 474a47a12beSStefan Roese u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */ 475a47a12beSStefan Roese u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */ 476a47a12beSStefan Roese u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */ 477a47a12beSStefan Roese u32 os32tbdr; /* OOS 32 Bytes TX Reserved */ 478a47a12beSStefan Roese u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */ 479a47a12beSStefan Roese u8 res11[52]; 480a47a12beSStefan Roese u32 rctrl; /* RX Control */ 481a47a12beSStefan Roese u32 rstat; /* RX Status */ 482a47a12beSStefan Roese u8 res12[4]; 483a47a12beSStefan Roese u32 rbdlen; /* RxBD Data Len */ 484a47a12beSStefan Roese u8 res13[16]; 485a47a12beSStefan Roese u32 crbptrh; /* Current RX Buffer Desc Ptr High */ 486a47a12beSStefan Roese u32 crbptr; /* Current RX Buffer Desc Ptr */ 487a47a12beSStefan Roese u8 res14[24]; 488a47a12beSStefan Roese u32 mrblr; /* Maximum RX Buffer Len */ 489a47a12beSStefan Roese u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */ 490a47a12beSStefan Roese u8 res15[56]; 491a47a12beSStefan Roese u32 rbptrh; /* RX Buffer Desc Ptr High 0 */ 492a47a12beSStefan Roese u32 rbptr; /* RX Buffer Desc Ptr */ 493a47a12beSStefan Roese u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */ 494a47a12beSStefan Roese u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */ 495a47a12beSStefan Roese u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */ 496a47a12beSStefan Roese u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */ 497a47a12beSStefan Roese u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */ 498a47a12beSStefan Roese u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */ 499a47a12beSStefan Roese u8 res16[96]; 500a47a12beSStefan Roese u32 rbaseh; /* RX Desc Base Addr High 0 */ 501a47a12beSStefan Roese u32 rbase; /* RX Desc Base Addr */ 502a47a12beSStefan Roese u32 rbaseh1; /* RX Desc Base Addr High 1 */ 503a47a12beSStefan Roese u32 rbasel1; /* RX Desc Base Addr Low 1 */ 504a47a12beSStefan Roese u32 rbaseh2; /* RX Desc Base Addr High 2 */ 505a47a12beSStefan Roese u32 rbasel2; /* RX Desc Base Addr Low 2 */ 506a47a12beSStefan Roese u32 rbaseh3; /* RX Desc Base Addr High 3 */ 507a47a12beSStefan Roese u32 rbasel3; /* RX Desc Base Addr Low 3 */ 508a47a12beSStefan Roese u8 res17[224]; 509a47a12beSStefan Roese u32 maccfg1; /* MAC Configuration 1 */ 510a47a12beSStefan Roese u32 maccfg2; /* MAC Configuration 2 */ 511a47a12beSStefan Roese u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 512a47a12beSStefan Roese u32 hafdup; /* Half Duplex */ 513a47a12beSStefan Roese u32 maxfrm; /* Maximum Frame Len */ 514a47a12beSStefan Roese u8 res18[12]; 515a47a12beSStefan Roese u32 miimcfg; /* MII Management Configuration */ 516a47a12beSStefan Roese u32 miimcom; /* MII Management Cmd */ 517a47a12beSStefan Roese u32 miimadd; /* MII Management Addr */ 518a47a12beSStefan Roese u32 miimcon; /* MII Management Control */ 519a47a12beSStefan Roese u32 miimstat; /* MII Management Status */ 520a47a12beSStefan Roese u32 miimind; /* MII Management Indicator */ 521a47a12beSStefan Roese u8 res19[4]; 522a47a12beSStefan Roese u32 ifstat; /* Interface Status */ 523a47a12beSStefan Roese u32 macstnaddr1; /* Station Addr Part 1 */ 524a47a12beSStefan Roese u32 macstnaddr2; /* Station Addr Part 2 */ 525a47a12beSStefan Roese u8 res20[312]; 526a47a12beSStefan Roese u32 tr64; /* TX & RX 64-byte Frame Counter */ 527a47a12beSStefan Roese u32 tr127; /* TX & RX 65-127 byte Frame Counter */ 528a47a12beSStefan Roese u32 tr255; /* TX & RX 128-255 byte Frame Counter */ 529a47a12beSStefan Roese u32 tr511; /* TX & RX 256-511 byte Frame Counter */ 530a47a12beSStefan Roese u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */ 531a47a12beSStefan Roese u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */ 532a47a12beSStefan Roese u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */ 533a47a12beSStefan Roese u32 rbyt; /* RX Byte Counter */ 534a47a12beSStefan Roese u32 rpkt; /* RX Packet Counter */ 535a47a12beSStefan Roese u32 rfcs; /* RX FCS Error Counter */ 536a47a12beSStefan Roese u32 rmca; /* RX Multicast Packet Counter */ 537a47a12beSStefan Roese u32 rbca; /* RX Broadcast Packet Counter */ 538a47a12beSStefan Roese u32 rxcf; /* RX Control Frame Packet Counter */ 539a47a12beSStefan Roese u32 rxpf; /* RX Pause Frame Packet Counter */ 540a47a12beSStefan Roese u32 rxuo; /* RX Unknown OP Code Counter */ 541a47a12beSStefan Roese u32 raln; /* RX Alignment Error Counter */ 542a47a12beSStefan Roese u32 rflr; /* RX Frame Len Error Counter */ 543a47a12beSStefan Roese u32 rcde; /* RX Code Error Counter */ 544a47a12beSStefan Roese u32 rcse; /* RX Carrier Sense Error Counter */ 545a47a12beSStefan Roese u32 rund; /* RX Undersize Packet Counter */ 546a47a12beSStefan Roese u32 rovr; /* RX Oversize Packet Counter */ 547a47a12beSStefan Roese u32 rfrg; /* RX Fragments Counter */ 548a47a12beSStefan Roese u32 rjbr; /* RX Jabber Counter */ 549a47a12beSStefan Roese u32 rdrp; /* RX Drop Counter */ 550a47a12beSStefan Roese u32 tbyt; /* TX Byte Counter Counter */ 551a47a12beSStefan Roese u32 tpkt; /* TX Packet Counter */ 552a47a12beSStefan Roese u32 tmca; /* TX Multicast Packet Counter */ 553a47a12beSStefan Roese u32 tbca; /* TX Broadcast Packet Counter */ 554a47a12beSStefan Roese u32 txpf; /* TX Pause Control Frame Counter */ 555a47a12beSStefan Roese u32 tdfr; /* TX Deferral Packet Counter */ 556a47a12beSStefan Roese u32 tedf; /* TX Excessive Deferral Packet Counter */ 557a47a12beSStefan Roese u32 tscl; /* TX Single Collision Packet Counter */ 558a47a12beSStefan Roese u32 tmcl; /* TX Multiple Collision Packet Counter */ 559a47a12beSStefan Roese u32 tlcl; /* TX Late Collision Packet Counter */ 560a47a12beSStefan Roese u32 txcl; /* TX Excessive Collision Packet Counter */ 561a47a12beSStefan Roese u32 tncl; /* TX Total Collision Counter */ 562a47a12beSStefan Roese u8 res21[4]; 563a47a12beSStefan Roese u32 tdrp; /* TX Drop Frame Counter */ 564a47a12beSStefan Roese u32 tjbr; /* TX Jabber Frame Counter */ 565a47a12beSStefan Roese u32 tfcs; /* TX FCS Error Counter */ 566a47a12beSStefan Roese u32 txcf; /* TX Control Frame Counter */ 567a47a12beSStefan Roese u32 tovr; /* TX Oversize Frame Counter */ 568a47a12beSStefan Roese u32 tund; /* TX Undersize Frame Counter */ 569a47a12beSStefan Roese u32 tfrg; /* TX Fragments Frame Counter */ 570a47a12beSStefan Roese u32 car1; /* Carry One */ 571a47a12beSStefan Roese u32 car2; /* Carry Two */ 572a47a12beSStefan Roese u32 cam1; /* Carry Mask One */ 573a47a12beSStefan Roese u32 cam2; /* Carry Mask Two */ 574a47a12beSStefan Roese u8 res22[192]; 575a47a12beSStefan Roese u32 iaddr0; /* Indivdual addr 0 */ 576a47a12beSStefan Roese u32 iaddr1; /* Indivdual addr 1 */ 577a47a12beSStefan Roese u32 iaddr2; /* Indivdual addr 2 */ 578a47a12beSStefan Roese u32 iaddr3; /* Indivdual addr 3 */ 579a47a12beSStefan Roese u32 iaddr4; /* Indivdual addr 4 */ 580a47a12beSStefan Roese u32 iaddr5; /* Indivdual addr 5 */ 581a47a12beSStefan Roese u32 iaddr6; /* Indivdual addr 6 */ 582a47a12beSStefan Roese u32 iaddr7; /* Indivdual addr 7 */ 583a47a12beSStefan Roese u8 res23[96]; 584a47a12beSStefan Roese u32 gaddr0; /* Global addr 0 */ 585a47a12beSStefan Roese u32 gaddr1; /* Global addr 1 */ 586a47a12beSStefan Roese u32 gaddr2; /* Global addr 2 */ 587a47a12beSStefan Roese u32 gaddr3; /* Global addr 3 */ 588a47a12beSStefan Roese u32 gaddr4; /* Global addr 4 */ 589a47a12beSStefan Roese u32 gaddr5; /* Global addr 5 */ 590a47a12beSStefan Roese u32 gaddr6; /* Global addr 6 */ 591a47a12beSStefan Roese u32 gaddr7; /* Global addr 7 */ 592a47a12beSStefan Roese u8 res24[96]; 593a47a12beSStefan Roese u32 pmd0; /* Pattern Match Data */ 594a47a12beSStefan Roese u8 res25[4]; 595a47a12beSStefan Roese u32 pmask0; /* Pattern Mask */ 596a47a12beSStefan Roese u8 res26[4]; 597a47a12beSStefan Roese u32 pcntrl0; /* Pattern Match Control */ 598a47a12beSStefan Roese u8 res27[4]; 599a47a12beSStefan Roese u32 pattrb0; /* Pattern Match Attrs */ 600a47a12beSStefan Roese u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */ 601a47a12beSStefan Roese u32 pmd1; /* Pattern Match Data */ 602a47a12beSStefan Roese u8 res28[4]; 603a47a12beSStefan Roese u32 pmask1; /* Pattern Mask */ 604a47a12beSStefan Roese u8 res29[4]; 605a47a12beSStefan Roese u32 pcntrl1; /* Pattern Match Control */ 606a47a12beSStefan Roese u8 res30[4]; 607a47a12beSStefan Roese u32 pattrb1; /* Pattern Match Attrs */ 608a47a12beSStefan Roese u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */ 609a47a12beSStefan Roese u32 pmd2; /* Pattern Match Data */ 610a47a12beSStefan Roese u8 res31[4]; 611a47a12beSStefan Roese u32 pmask2; /* Pattern Mask */ 612a47a12beSStefan Roese u8 res32[4]; 613a47a12beSStefan Roese u32 pcntrl2; /* Pattern Match Control */ 614a47a12beSStefan Roese u8 res33[4]; 615a47a12beSStefan Roese u32 pattrb2; /* Pattern Match Attrs */ 616a47a12beSStefan Roese u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */ 617a47a12beSStefan Roese u32 pmd3; /* Pattern Match Data */ 618a47a12beSStefan Roese u8 res34[4]; 619a47a12beSStefan Roese u32 pmask3; /* Pattern Mask */ 620a47a12beSStefan Roese u8 res35[4]; 621a47a12beSStefan Roese u32 pcntrl3; /* Pattern Match Control */ 622a47a12beSStefan Roese u8 res36[4]; 623a47a12beSStefan Roese u32 pattrb3; /* Pattern Match Attrs */ 624a47a12beSStefan Roese u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */ 625a47a12beSStefan Roese u32 pmd4; /* Pattern Match Data */ 626a47a12beSStefan Roese u8 res37[4]; 627a47a12beSStefan Roese u32 pmask4; /* Pattern Mask */ 628a47a12beSStefan Roese u8 res38[4]; 629a47a12beSStefan Roese u32 pcntrl4; /* Pattern Match Control */ 630a47a12beSStefan Roese u8 res39[4]; 631a47a12beSStefan Roese u32 pattrb4; /* Pattern Match Attrs */ 632a47a12beSStefan Roese u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */ 633a47a12beSStefan Roese u32 pmd5; /* Pattern Match Data */ 634a47a12beSStefan Roese u8 res40[4]; 635a47a12beSStefan Roese u32 pmask5; /* Pattern Mask */ 636a47a12beSStefan Roese u8 res41[4]; 637a47a12beSStefan Roese u32 pcntrl5; /* Pattern Match Control */ 638a47a12beSStefan Roese u8 res42[4]; 639a47a12beSStefan Roese u32 pattrb5; /* Pattern Match Attrs */ 640a47a12beSStefan Roese u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */ 641a47a12beSStefan Roese u32 pmd6; /* Pattern Match Data */ 642a47a12beSStefan Roese u8 res43[4]; 643a47a12beSStefan Roese u32 pmask6; /* Pattern Mask */ 644a47a12beSStefan Roese u8 res44[4]; 645a47a12beSStefan Roese u32 pcntrl6; /* Pattern Match Control */ 646a47a12beSStefan Roese u8 res45[4]; 647a47a12beSStefan Roese u32 pattrb6; /* Pattern Match Attrs */ 648a47a12beSStefan Roese u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */ 649a47a12beSStefan Roese u32 pmd7; /* Pattern Match Data */ 650a47a12beSStefan Roese u8 res46[4]; 651a47a12beSStefan Roese u32 pmask7; /* Pattern Mask */ 652a47a12beSStefan Roese u8 res47[4]; 653a47a12beSStefan Roese u32 pcntrl7; /* Pattern Match Control */ 654a47a12beSStefan Roese u8 res48[4]; 655a47a12beSStefan Roese u32 pattrb7; /* Pattern Match Attrs */ 656a47a12beSStefan Roese u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */ 657a47a12beSStefan Roese u32 pmd8; /* Pattern Match Data */ 658a47a12beSStefan Roese u8 res49[4]; 659a47a12beSStefan Roese u32 pmask8; /* Pattern Mask */ 660a47a12beSStefan Roese u8 res50[4]; 661a47a12beSStefan Roese u32 pcntrl8; /* Pattern Match Control */ 662a47a12beSStefan Roese u8 res51[4]; 663a47a12beSStefan Roese u32 pattrb8; /* Pattern Match Attrs */ 664a47a12beSStefan Roese u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */ 665a47a12beSStefan Roese u32 pmd9; /* Pattern Match Data */ 666a47a12beSStefan Roese u8 res52[4]; 667a47a12beSStefan Roese u32 pmask9; /* Pattern Mask */ 668a47a12beSStefan Roese u8 res53[4]; 669a47a12beSStefan Roese u32 pcntrl9; /* Pattern Match Control */ 670a47a12beSStefan Roese u8 res54[4]; 671a47a12beSStefan Roese u32 pattrb9; /* Pattern Match Attrs */ 672a47a12beSStefan Roese u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */ 673a47a12beSStefan Roese u32 pmd10; /* Pattern Match Data */ 674a47a12beSStefan Roese u8 res55[4]; 675a47a12beSStefan Roese u32 pmask10; /* Pattern Mask */ 676a47a12beSStefan Roese u8 res56[4]; 677a47a12beSStefan Roese u32 pcntrl10; /* Pattern Match Control */ 678a47a12beSStefan Roese u8 res57[4]; 679a47a12beSStefan Roese u32 pattrb10; /* Pattern Match Attrs */ 680a47a12beSStefan Roese u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */ 681a47a12beSStefan Roese u32 pmd11; /* Pattern Match Data */ 682a47a12beSStefan Roese u8 res58[4]; 683a47a12beSStefan Roese u32 pmask11; /* Pattern Mask */ 684a47a12beSStefan Roese u8 res59[4]; 685a47a12beSStefan Roese u32 pcntrl11; /* Pattern Match Control */ 686a47a12beSStefan Roese u8 res60[4]; 687a47a12beSStefan Roese u32 pattrb11; /* Pattern Match Attrs */ 688a47a12beSStefan Roese u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */ 689a47a12beSStefan Roese u32 pmd12; /* Pattern Match Data */ 690a47a12beSStefan Roese u8 res61[4]; 691a47a12beSStefan Roese u32 pmask12; /* Pattern Mask */ 692a47a12beSStefan Roese u8 res62[4]; 693a47a12beSStefan Roese u32 pcntrl12; /* Pattern Match Control */ 694a47a12beSStefan Roese u8 res63[4]; 695a47a12beSStefan Roese u32 pattrb12; /* Pattern Match Attrs */ 696a47a12beSStefan Roese u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */ 697a47a12beSStefan Roese u32 pmd13; /* Pattern Match Data */ 698a47a12beSStefan Roese u8 res64[4]; 699a47a12beSStefan Roese u32 pmask13; /* Pattern Mask */ 700a47a12beSStefan Roese u8 res65[4]; 701a47a12beSStefan Roese u32 pcntrl13; /* Pattern Match Control */ 702a47a12beSStefan Roese u8 res66[4]; 703a47a12beSStefan Roese u32 pattrb13; /* Pattern Match Attrs */ 704a47a12beSStefan Roese u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */ 705a47a12beSStefan Roese u32 pmd14; /* Pattern Match Data */ 706a47a12beSStefan Roese u8 res67[4]; 707a47a12beSStefan Roese u32 pmask14; /* Pattern Mask */ 708a47a12beSStefan Roese u8 res68[4]; 709a47a12beSStefan Roese u32 pcntrl14; /* Pattern Match Control */ 710a47a12beSStefan Roese u8 res69[4]; 711a47a12beSStefan Roese u32 pattrb14; /* Pattern Match Attrs */ 712a47a12beSStefan Roese u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */ 713a47a12beSStefan Roese u32 pmd15; /* Pattern Match Data */ 714a47a12beSStefan Roese u8 res70[4]; 715a47a12beSStefan Roese u32 pmask15; /* Pattern Mask */ 716a47a12beSStefan Roese u8 res71[4]; 717a47a12beSStefan Roese u32 pcntrl15; /* Pattern Match Control */ 718a47a12beSStefan Roese u8 res72[4]; 719a47a12beSStefan Roese u32 pattrb15; /* Pattern Match Attrs */ 720a47a12beSStefan Roese u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */ 721a47a12beSStefan Roese u8 res73[248]; 722a47a12beSStefan Roese u32 attr; /* Attrs */ 723a47a12beSStefan Roese u32 attreli; /* Attrs Extract Len & Idx */ 724a47a12beSStefan Roese u8 res74[1024]; 725a47a12beSStefan Roese } ccsr_tsec_t; 726a47a12beSStefan Roese 727a47a12beSStefan Roese /* PIC Registers */ 728a47a12beSStefan Roese typedef struct ccsr_pic { 729a47a12beSStefan Roese u8 res1[64]; 730a47a12beSStefan Roese u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */ 731a47a12beSStefan Roese u8 res2[12]; 732a47a12beSStefan Roese u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */ 733a47a12beSStefan Roese u8 res3[12]; 734a47a12beSStefan Roese u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */ 735a47a12beSStefan Roese u8 res4[12]; 736a47a12beSStefan Roese u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */ 737a47a12beSStefan Roese u8 res5[12]; 738a47a12beSStefan Roese u32 ctpr; /* Current Task Priority */ 739a47a12beSStefan Roese u8 res6[12]; 740a47a12beSStefan Roese u32 whoami; /* Who Am I */ 741a47a12beSStefan Roese u8 res7[12]; 742a47a12beSStefan Roese u32 iack; /* IRQ Acknowledge */ 743a47a12beSStefan Roese u8 res8[12]; 744a47a12beSStefan Roese u32 eoi; /* End Of IRQ */ 745a47a12beSStefan Roese u8 res9[3916]; 746a47a12beSStefan Roese u32 frr; /* Feature Reporting */ 747a47a12beSStefan Roese u8 res10[28]; 748a47a12beSStefan Roese u32 gcr; /* Global Configuration */ 749a47a12beSStefan Roese #define MPC85xx_PICGCR_RST 0x80000000 750a47a12beSStefan Roese #define MPC85xx_PICGCR_M 0x20000000 751a47a12beSStefan Roese u8 res11[92]; 752a47a12beSStefan Roese u32 vir; /* Vendor Identification */ 753a47a12beSStefan Roese u8 res12[12]; 754a47a12beSStefan Roese u32 pir; /* Processor Initialization */ 755a47a12beSStefan Roese u8 res13[12]; 756a47a12beSStefan Roese u32 ipivpr0; /* IPI Vector/Priority 0 */ 757a47a12beSStefan Roese u8 res14[12]; 758a47a12beSStefan Roese u32 ipivpr1; /* IPI Vector/Priority 1 */ 759a47a12beSStefan Roese u8 res15[12]; 760a47a12beSStefan Roese u32 ipivpr2; /* IPI Vector/Priority 2 */ 761a47a12beSStefan Roese u8 res16[12]; 762a47a12beSStefan Roese u32 ipivpr3; /* IPI Vector/Priority 3 */ 763a47a12beSStefan Roese u8 res17[12]; 764a47a12beSStefan Roese u32 svr; /* Spurious Vector */ 765a47a12beSStefan Roese u8 res18[12]; 766a47a12beSStefan Roese u32 tfrr; /* Timer Frequency Reporting */ 767a47a12beSStefan Roese u8 res19[12]; 768a47a12beSStefan Roese u32 gtccr0; /* Global Timer Current Count 0 */ 769a47a12beSStefan Roese u8 res20[12]; 770a47a12beSStefan Roese u32 gtbcr0; /* Global Timer Base Count 0 */ 771a47a12beSStefan Roese u8 res21[12]; 772a47a12beSStefan Roese u32 gtvpr0; /* Global Timer Vector/Priority 0 */ 773a47a12beSStefan Roese u8 res22[12]; 774a47a12beSStefan Roese u32 gtdr0; /* Global Timer Destination 0 */ 775a47a12beSStefan Roese u8 res23[12]; 776a47a12beSStefan Roese u32 gtccr1; /* Global Timer Current Count 1 */ 777a47a12beSStefan Roese u8 res24[12]; 778a47a12beSStefan Roese u32 gtbcr1; /* Global Timer Base Count 1 */ 779a47a12beSStefan Roese u8 res25[12]; 780a47a12beSStefan Roese u32 gtvpr1; /* Global Timer Vector/Priority 1 */ 781a47a12beSStefan Roese u8 res26[12]; 782a47a12beSStefan Roese u32 gtdr1; /* Global Timer Destination 1 */ 783a47a12beSStefan Roese u8 res27[12]; 784a47a12beSStefan Roese u32 gtccr2; /* Global Timer Current Count 2 */ 785a47a12beSStefan Roese u8 res28[12]; 786a47a12beSStefan Roese u32 gtbcr2; /* Global Timer Base Count 2 */ 787a47a12beSStefan Roese u8 res29[12]; 788a47a12beSStefan Roese u32 gtvpr2; /* Global Timer Vector/Priority 2 */ 789a47a12beSStefan Roese u8 res30[12]; 790a47a12beSStefan Roese u32 gtdr2; /* Global Timer Destination 2 */ 791a47a12beSStefan Roese u8 res31[12]; 792a47a12beSStefan Roese u32 gtccr3; /* Global Timer Current Count 3 */ 793a47a12beSStefan Roese u8 res32[12]; 794a47a12beSStefan Roese u32 gtbcr3; /* Global Timer Base Count 3 */ 795a47a12beSStefan Roese u8 res33[12]; 796a47a12beSStefan Roese u32 gtvpr3; /* Global Timer Vector/Priority 3 */ 797a47a12beSStefan Roese u8 res34[12]; 798a47a12beSStefan Roese u32 gtdr3; /* Global Timer Destination 3 */ 799a47a12beSStefan Roese u8 res35[268]; 800a47a12beSStefan Roese u32 tcr; /* Timer Control */ 801a47a12beSStefan Roese u8 res36[12]; 802a47a12beSStefan Roese u32 irqsr0; /* IRQ_OUT Summary 0 */ 803a47a12beSStefan Roese u8 res37[12]; 804a47a12beSStefan Roese u32 irqsr1; /* IRQ_OUT Summary 1 */ 805a47a12beSStefan Roese u8 res38[12]; 806a47a12beSStefan Roese u32 cisr0; /* Critical IRQ Summary 0 */ 807a47a12beSStefan Roese u8 res39[12]; 808a47a12beSStefan Roese u32 cisr1; /* Critical IRQ Summary 1 */ 809a47a12beSStefan Roese u8 res40[188]; 810a47a12beSStefan Roese u32 msgr0; /* Message 0 */ 811a47a12beSStefan Roese u8 res41[12]; 812a47a12beSStefan Roese u32 msgr1; /* Message 1 */ 813a47a12beSStefan Roese u8 res42[12]; 814a47a12beSStefan Roese u32 msgr2; /* Message 2 */ 815a47a12beSStefan Roese u8 res43[12]; 816a47a12beSStefan Roese u32 msgr3; /* Message 3 */ 817a47a12beSStefan Roese u8 res44[204]; 818a47a12beSStefan Roese u32 mer; /* Message Enable */ 819a47a12beSStefan Roese u8 res45[12]; 820a47a12beSStefan Roese u32 msr; /* Message Status */ 821a47a12beSStefan Roese u8 res46[60140]; 822a47a12beSStefan Roese u32 eivpr0; /* External IRQ Vector/Priority 0 */ 823a47a12beSStefan Roese u8 res47[12]; 824a47a12beSStefan Roese u32 eidr0; /* External IRQ Destination 0 */ 825a47a12beSStefan Roese u8 res48[12]; 826a47a12beSStefan Roese u32 eivpr1; /* External IRQ Vector/Priority 1 */ 827a47a12beSStefan Roese u8 res49[12]; 828a47a12beSStefan Roese u32 eidr1; /* External IRQ Destination 1 */ 829a47a12beSStefan Roese u8 res50[12]; 830a47a12beSStefan Roese u32 eivpr2; /* External IRQ Vector/Priority 2 */ 831a47a12beSStefan Roese u8 res51[12]; 832a47a12beSStefan Roese u32 eidr2; /* External IRQ Destination 2 */ 833a47a12beSStefan Roese u8 res52[12]; 834a47a12beSStefan Roese u32 eivpr3; /* External IRQ Vector/Priority 3 */ 835a47a12beSStefan Roese u8 res53[12]; 836a47a12beSStefan Roese u32 eidr3; /* External IRQ Destination 3 */ 837a47a12beSStefan Roese u8 res54[12]; 838a47a12beSStefan Roese u32 eivpr4; /* External IRQ Vector/Priority 4 */ 839a47a12beSStefan Roese u8 res55[12]; 840a47a12beSStefan Roese u32 eidr4; /* External IRQ Destination 4 */ 841a47a12beSStefan Roese u8 res56[12]; 842a47a12beSStefan Roese u32 eivpr5; /* External IRQ Vector/Priority 5 */ 843a47a12beSStefan Roese u8 res57[12]; 844a47a12beSStefan Roese u32 eidr5; /* External IRQ Destination 5 */ 845a47a12beSStefan Roese u8 res58[12]; 846a47a12beSStefan Roese u32 eivpr6; /* External IRQ Vector/Priority 6 */ 847a47a12beSStefan Roese u8 res59[12]; 848a47a12beSStefan Roese u32 eidr6; /* External IRQ Destination 6 */ 849a47a12beSStefan Roese u8 res60[12]; 850a47a12beSStefan Roese u32 eivpr7; /* External IRQ Vector/Priority 7 */ 851a47a12beSStefan Roese u8 res61[12]; 852a47a12beSStefan Roese u32 eidr7; /* External IRQ Destination 7 */ 853a47a12beSStefan Roese u8 res62[12]; 854a47a12beSStefan Roese u32 eivpr8; /* External IRQ Vector/Priority 8 */ 855a47a12beSStefan Roese u8 res63[12]; 856a47a12beSStefan Roese u32 eidr8; /* External IRQ Destination 8 */ 857a47a12beSStefan Roese u8 res64[12]; 858a47a12beSStefan Roese u32 eivpr9; /* External IRQ Vector/Priority 9 */ 859a47a12beSStefan Roese u8 res65[12]; 860a47a12beSStefan Roese u32 eidr9; /* External IRQ Destination 9 */ 861a47a12beSStefan Roese u8 res66[12]; 862a47a12beSStefan Roese u32 eivpr10; /* External IRQ Vector/Priority 10 */ 863a47a12beSStefan Roese u8 res67[12]; 864a47a12beSStefan Roese u32 eidr10; /* External IRQ Destination 10 */ 865a47a12beSStefan Roese u8 res68[12]; 866a47a12beSStefan Roese u32 eivpr11; /* External IRQ Vector/Priority 11 */ 867a47a12beSStefan Roese u8 res69[12]; 868a47a12beSStefan Roese u32 eidr11; /* External IRQ Destination 11 */ 869a47a12beSStefan Roese u8 res70[140]; 870a47a12beSStefan Roese u32 iivpr0; /* Internal IRQ Vector/Priority 0 */ 871a47a12beSStefan Roese u8 res71[12]; 872a47a12beSStefan Roese u32 iidr0; /* Internal IRQ Destination 0 */ 873a47a12beSStefan Roese u8 res72[12]; 874a47a12beSStefan Roese u32 iivpr1; /* Internal IRQ Vector/Priority 1 */ 875a47a12beSStefan Roese u8 res73[12]; 876a47a12beSStefan Roese u32 iidr1; /* Internal IRQ Destination 1 */ 877a47a12beSStefan Roese u8 res74[12]; 878a47a12beSStefan Roese u32 iivpr2; /* Internal IRQ Vector/Priority 2 */ 879a47a12beSStefan Roese u8 res75[12]; 880a47a12beSStefan Roese u32 iidr2; /* Internal IRQ Destination 2 */ 881a47a12beSStefan Roese u8 res76[12]; 882a47a12beSStefan Roese u32 iivpr3; /* Internal IRQ Vector/Priority 3 */ 883a47a12beSStefan Roese u8 res77[12]; 884a47a12beSStefan Roese u32 iidr3; /* Internal IRQ Destination 3 */ 885a47a12beSStefan Roese u8 res78[12]; 886a47a12beSStefan Roese u32 iivpr4; /* Internal IRQ Vector/Priority 4 */ 887a47a12beSStefan Roese u8 res79[12]; 888a47a12beSStefan Roese u32 iidr4; /* Internal IRQ Destination 4 */ 889a47a12beSStefan Roese u8 res80[12]; 890a47a12beSStefan Roese u32 iivpr5; /* Internal IRQ Vector/Priority 5 */ 891a47a12beSStefan Roese u8 res81[12]; 892a47a12beSStefan Roese u32 iidr5; /* Internal IRQ Destination 5 */ 893a47a12beSStefan Roese u8 res82[12]; 894a47a12beSStefan Roese u32 iivpr6; /* Internal IRQ Vector/Priority 6 */ 895a47a12beSStefan Roese u8 res83[12]; 896a47a12beSStefan Roese u32 iidr6; /* Internal IRQ Destination 6 */ 897a47a12beSStefan Roese u8 res84[12]; 898a47a12beSStefan Roese u32 iivpr7; /* Internal IRQ Vector/Priority 7 */ 899a47a12beSStefan Roese u8 res85[12]; 900a47a12beSStefan Roese u32 iidr7; /* Internal IRQ Destination 7 */ 901a47a12beSStefan Roese u8 res86[12]; 902a47a12beSStefan Roese u32 iivpr8; /* Internal IRQ Vector/Priority 8 */ 903a47a12beSStefan Roese u8 res87[12]; 904a47a12beSStefan Roese u32 iidr8; /* Internal IRQ Destination 8 */ 905a47a12beSStefan Roese u8 res88[12]; 906a47a12beSStefan Roese u32 iivpr9; /* Internal IRQ Vector/Priority 9 */ 907a47a12beSStefan Roese u8 res89[12]; 908a47a12beSStefan Roese u32 iidr9; /* Internal IRQ Destination 9 */ 909a47a12beSStefan Roese u8 res90[12]; 910a47a12beSStefan Roese u32 iivpr10; /* Internal IRQ Vector/Priority 10 */ 911a47a12beSStefan Roese u8 res91[12]; 912a47a12beSStefan Roese u32 iidr10; /* Internal IRQ Destination 10 */ 913a47a12beSStefan Roese u8 res92[12]; 914a47a12beSStefan Roese u32 iivpr11; /* Internal IRQ Vector/Priority 11 */ 915a47a12beSStefan Roese u8 res93[12]; 916a47a12beSStefan Roese u32 iidr11; /* Internal IRQ Destination 11 */ 917a47a12beSStefan Roese u8 res94[12]; 918a47a12beSStefan Roese u32 iivpr12; /* Internal IRQ Vector/Priority 12 */ 919a47a12beSStefan Roese u8 res95[12]; 920a47a12beSStefan Roese u32 iidr12; /* Internal IRQ Destination 12 */ 921a47a12beSStefan Roese u8 res96[12]; 922a47a12beSStefan Roese u32 iivpr13; /* Internal IRQ Vector/Priority 13 */ 923a47a12beSStefan Roese u8 res97[12]; 924a47a12beSStefan Roese u32 iidr13; /* Internal IRQ Destination 13 */ 925a47a12beSStefan Roese u8 res98[12]; 926a47a12beSStefan Roese u32 iivpr14; /* Internal IRQ Vector/Priority 14 */ 927a47a12beSStefan Roese u8 res99[12]; 928a47a12beSStefan Roese u32 iidr14; /* Internal IRQ Destination 14 */ 929a47a12beSStefan Roese u8 res100[12]; 930a47a12beSStefan Roese u32 iivpr15; /* Internal IRQ Vector/Priority 15 */ 931a47a12beSStefan Roese u8 res101[12]; 932a47a12beSStefan Roese u32 iidr15; /* Internal IRQ Destination 15 */ 933a47a12beSStefan Roese u8 res102[12]; 934a47a12beSStefan Roese u32 iivpr16; /* Internal IRQ Vector/Priority 16 */ 935a47a12beSStefan Roese u8 res103[12]; 936a47a12beSStefan Roese u32 iidr16; /* Internal IRQ Destination 16 */ 937a47a12beSStefan Roese u8 res104[12]; 938a47a12beSStefan Roese u32 iivpr17; /* Internal IRQ Vector/Priority 17 */ 939a47a12beSStefan Roese u8 res105[12]; 940a47a12beSStefan Roese u32 iidr17; /* Internal IRQ Destination 17 */ 941a47a12beSStefan Roese u8 res106[12]; 942a47a12beSStefan Roese u32 iivpr18; /* Internal IRQ Vector/Priority 18 */ 943a47a12beSStefan Roese u8 res107[12]; 944a47a12beSStefan Roese u32 iidr18; /* Internal IRQ Destination 18 */ 945a47a12beSStefan Roese u8 res108[12]; 946a47a12beSStefan Roese u32 iivpr19; /* Internal IRQ Vector/Priority 19 */ 947a47a12beSStefan Roese u8 res109[12]; 948a47a12beSStefan Roese u32 iidr19; /* Internal IRQ Destination 19 */ 949a47a12beSStefan Roese u8 res110[12]; 950a47a12beSStefan Roese u32 iivpr20; /* Internal IRQ Vector/Priority 20 */ 951a47a12beSStefan Roese u8 res111[12]; 952a47a12beSStefan Roese u32 iidr20; /* Internal IRQ Destination 20 */ 953a47a12beSStefan Roese u8 res112[12]; 954a47a12beSStefan Roese u32 iivpr21; /* Internal IRQ Vector/Priority 21 */ 955a47a12beSStefan Roese u8 res113[12]; 956a47a12beSStefan Roese u32 iidr21; /* Internal IRQ Destination 21 */ 957a47a12beSStefan Roese u8 res114[12]; 958a47a12beSStefan Roese u32 iivpr22; /* Internal IRQ Vector/Priority 22 */ 959a47a12beSStefan Roese u8 res115[12]; 960a47a12beSStefan Roese u32 iidr22; /* Internal IRQ Destination 22 */ 961a47a12beSStefan Roese u8 res116[12]; 962a47a12beSStefan Roese u32 iivpr23; /* Internal IRQ Vector/Priority 23 */ 963a47a12beSStefan Roese u8 res117[12]; 964a47a12beSStefan Roese u32 iidr23; /* Internal IRQ Destination 23 */ 965a47a12beSStefan Roese u8 res118[12]; 966a47a12beSStefan Roese u32 iivpr24; /* Internal IRQ Vector/Priority 24 */ 967a47a12beSStefan Roese u8 res119[12]; 968a47a12beSStefan Roese u32 iidr24; /* Internal IRQ Destination 24 */ 969a47a12beSStefan Roese u8 res120[12]; 970a47a12beSStefan Roese u32 iivpr25; /* Internal IRQ Vector/Priority 25 */ 971a47a12beSStefan Roese u8 res121[12]; 972a47a12beSStefan Roese u32 iidr25; /* Internal IRQ Destination 25 */ 973a47a12beSStefan Roese u8 res122[12]; 974a47a12beSStefan Roese u32 iivpr26; /* Internal IRQ Vector/Priority 26 */ 975a47a12beSStefan Roese u8 res123[12]; 976a47a12beSStefan Roese u32 iidr26; /* Internal IRQ Destination 26 */ 977a47a12beSStefan Roese u8 res124[12]; 978a47a12beSStefan Roese u32 iivpr27; /* Internal IRQ Vector/Priority 27 */ 979a47a12beSStefan Roese u8 res125[12]; 980a47a12beSStefan Roese u32 iidr27; /* Internal IRQ Destination 27 */ 981a47a12beSStefan Roese u8 res126[12]; 982a47a12beSStefan Roese u32 iivpr28; /* Internal IRQ Vector/Priority 28 */ 983a47a12beSStefan Roese u8 res127[12]; 984a47a12beSStefan Roese u32 iidr28; /* Internal IRQ Destination 28 */ 985a47a12beSStefan Roese u8 res128[12]; 986a47a12beSStefan Roese u32 iivpr29; /* Internal IRQ Vector/Priority 29 */ 987a47a12beSStefan Roese u8 res129[12]; 988a47a12beSStefan Roese u32 iidr29; /* Internal IRQ Destination 29 */ 989a47a12beSStefan Roese u8 res130[12]; 990a47a12beSStefan Roese u32 iivpr30; /* Internal IRQ Vector/Priority 30 */ 991a47a12beSStefan Roese u8 res131[12]; 992a47a12beSStefan Roese u32 iidr30; /* Internal IRQ Destination 30 */ 993a47a12beSStefan Roese u8 res132[12]; 994a47a12beSStefan Roese u32 iivpr31; /* Internal IRQ Vector/Priority 31 */ 995a47a12beSStefan Roese u8 res133[12]; 996a47a12beSStefan Roese u32 iidr31; /* Internal IRQ Destination 31 */ 997a47a12beSStefan Roese u8 res134[4108]; 998a47a12beSStefan Roese u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */ 999a47a12beSStefan Roese u8 res135[12]; 1000a47a12beSStefan Roese u32 midr0; /* Messaging IRQ Destination 0 */ 1001a47a12beSStefan Roese u8 res136[12]; 1002a47a12beSStefan Roese u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */ 1003a47a12beSStefan Roese u8 res137[12]; 1004a47a12beSStefan Roese u32 midr1; /* Messaging IRQ Destination 1 */ 1005a47a12beSStefan Roese u8 res138[12]; 1006a47a12beSStefan Roese u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */ 1007a47a12beSStefan Roese u8 res139[12]; 1008a47a12beSStefan Roese u32 midr2; /* Messaging IRQ Destination 2 */ 1009a47a12beSStefan Roese u8 res140[12]; 1010a47a12beSStefan Roese u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */ 1011a47a12beSStefan Roese u8 res141[12]; 1012a47a12beSStefan Roese u32 midr3; /* Messaging IRQ Destination 3 */ 1013a47a12beSStefan Roese u8 res142[59852]; 1014a47a12beSStefan Roese u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */ 1015a47a12beSStefan Roese u8 res143[12]; 1016a47a12beSStefan Roese u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */ 1017a47a12beSStefan Roese u8 res144[12]; 1018a47a12beSStefan Roese u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */ 1019a47a12beSStefan Roese u8 res145[12]; 1020a47a12beSStefan Roese u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */ 1021a47a12beSStefan Roese u8 res146[12]; 1022a47a12beSStefan Roese u32 ctpr0; /* Current Task Priority for Processor 0 */ 1023a47a12beSStefan Roese u8 res147[12]; 1024a47a12beSStefan Roese u32 whoami0; /* Who Am I for Processor 0 */ 1025a47a12beSStefan Roese u8 res148[12]; 1026a47a12beSStefan Roese u32 iack0; /* IRQ Acknowledge for Processor 0 */ 1027a47a12beSStefan Roese u8 res149[12]; 1028a47a12beSStefan Roese u32 eoi0; /* End Of IRQ for Processor 0 */ 1029a47a12beSStefan Roese u8 res150[130892]; 1030a47a12beSStefan Roese } ccsr_pic_t; 1031a47a12beSStefan Roese 1032a47a12beSStefan Roese /* CPM Block */ 1033a47a12beSStefan Roese #ifndef CONFIG_CPM2 1034a47a12beSStefan Roese typedef struct ccsr_cpm { 1035a47a12beSStefan Roese u8 res[262144]; 1036a47a12beSStefan Roese } ccsr_cpm_t; 1037a47a12beSStefan Roese #else 1038a47a12beSStefan Roese /* 1039a47a12beSStefan Roese * DPARM 1040a47a12beSStefan Roese * General SIU 1041a47a12beSStefan Roese */ 1042a47a12beSStefan Roese typedef struct ccsr_cpm_siu { 1043a47a12beSStefan Roese u8 res1[80]; 1044a47a12beSStefan Roese u32 smaer; 1045a47a12beSStefan Roese u32 smser; 1046a47a12beSStefan Roese u32 smevr; 1047a47a12beSStefan Roese u8 res2[4]; 1048a47a12beSStefan Roese u32 lmaer; 1049a47a12beSStefan Roese u32 lmser; 1050a47a12beSStefan Roese u32 lmevr; 1051a47a12beSStefan Roese u8 res3[2964]; 1052a47a12beSStefan Roese } ccsr_cpm_siu_t; 1053a47a12beSStefan Roese 1054a47a12beSStefan Roese /* IRQ Controller */ 1055a47a12beSStefan Roese typedef struct ccsr_cpm_intctl { 1056a47a12beSStefan Roese u16 sicr; 1057a47a12beSStefan Roese u8 res1[2]; 1058a47a12beSStefan Roese u32 sivec; 1059a47a12beSStefan Roese u32 sipnrh; 1060a47a12beSStefan Roese u32 sipnrl; 1061a47a12beSStefan Roese u32 siprr; 1062a47a12beSStefan Roese u32 scprrh; 1063a47a12beSStefan Roese u32 scprrl; 1064a47a12beSStefan Roese u32 simrh; 1065a47a12beSStefan Roese u32 simrl; 1066a47a12beSStefan Roese u32 siexr; 1067a47a12beSStefan Roese u8 res2[88]; 1068a47a12beSStefan Roese u32 sccr; 1069a47a12beSStefan Roese u8 res3[124]; 1070a47a12beSStefan Roese } ccsr_cpm_intctl_t; 1071a47a12beSStefan Roese 1072a47a12beSStefan Roese /* input/output port */ 1073a47a12beSStefan Roese typedef struct ccsr_cpm_iop { 1074a47a12beSStefan Roese u32 pdira; 1075a47a12beSStefan Roese u32 ppara; 1076a47a12beSStefan Roese u32 psora; 1077a47a12beSStefan Roese u32 podra; 1078a47a12beSStefan Roese u32 pdata; 1079a47a12beSStefan Roese u8 res1[12]; 1080a47a12beSStefan Roese u32 pdirb; 1081a47a12beSStefan Roese u32 pparb; 1082a47a12beSStefan Roese u32 psorb; 1083a47a12beSStefan Roese u32 podrb; 1084a47a12beSStefan Roese u32 pdatb; 1085a47a12beSStefan Roese u8 res2[12]; 1086a47a12beSStefan Roese u32 pdirc; 1087a47a12beSStefan Roese u32 pparc; 1088a47a12beSStefan Roese u32 psorc; 1089a47a12beSStefan Roese u32 podrc; 1090a47a12beSStefan Roese u32 pdatc; 1091a47a12beSStefan Roese u8 res3[12]; 1092a47a12beSStefan Roese u32 pdird; 1093a47a12beSStefan Roese u32 ppard; 1094a47a12beSStefan Roese u32 psord; 1095a47a12beSStefan Roese u32 podrd; 1096a47a12beSStefan Roese u32 pdatd; 1097a47a12beSStefan Roese u8 res4[12]; 1098a47a12beSStefan Roese } ccsr_cpm_iop_t; 1099a47a12beSStefan Roese 1100a47a12beSStefan Roese /* CPM timers */ 1101a47a12beSStefan Roese typedef struct ccsr_cpm_timer { 1102a47a12beSStefan Roese u8 tgcr1; 1103a47a12beSStefan Roese u8 res1[3]; 1104a47a12beSStefan Roese u8 tgcr2; 1105a47a12beSStefan Roese u8 res2[11]; 1106a47a12beSStefan Roese u16 tmr1; 1107a47a12beSStefan Roese u16 tmr2; 1108a47a12beSStefan Roese u16 trr1; 1109a47a12beSStefan Roese u16 trr2; 1110a47a12beSStefan Roese u16 tcr1; 1111a47a12beSStefan Roese u16 tcr2; 1112a47a12beSStefan Roese u16 tcn1; 1113a47a12beSStefan Roese u16 tcn2; 1114a47a12beSStefan Roese u16 tmr3; 1115a47a12beSStefan Roese u16 tmr4; 1116a47a12beSStefan Roese u16 trr3; 1117a47a12beSStefan Roese u16 trr4; 1118a47a12beSStefan Roese u16 tcr3; 1119a47a12beSStefan Roese u16 tcr4; 1120a47a12beSStefan Roese u16 tcn3; 1121a47a12beSStefan Roese u16 tcn4; 1122a47a12beSStefan Roese u16 ter1; 1123a47a12beSStefan Roese u16 ter2; 1124a47a12beSStefan Roese u16 ter3; 1125a47a12beSStefan Roese u16 ter4; 1126a47a12beSStefan Roese u8 res3[608]; 1127a47a12beSStefan Roese } ccsr_cpm_timer_t; 1128a47a12beSStefan Roese 1129a47a12beSStefan Roese /* SDMA */ 1130a47a12beSStefan Roese typedef struct ccsr_cpm_sdma { 1131a47a12beSStefan Roese u8 sdsr; 1132a47a12beSStefan Roese u8 res1[3]; 1133a47a12beSStefan Roese u8 sdmr; 1134a47a12beSStefan Roese u8 res2[739]; 1135a47a12beSStefan Roese } ccsr_cpm_sdma_t; 1136a47a12beSStefan Roese 1137a47a12beSStefan Roese /* FCC1 */ 1138a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1 { 1139a47a12beSStefan Roese u32 gfmr; 1140a47a12beSStefan Roese u32 fpsmr; 1141a47a12beSStefan Roese u16 ftodr; 1142a47a12beSStefan Roese u8 res1[2]; 1143a47a12beSStefan Roese u16 fdsr; 1144a47a12beSStefan Roese u8 res2[2]; 1145a47a12beSStefan Roese u16 fcce; 1146a47a12beSStefan Roese u8 res3[2]; 1147a47a12beSStefan Roese u16 fccm; 1148a47a12beSStefan Roese u8 res4[2]; 1149a47a12beSStefan Roese u8 fccs; 1150a47a12beSStefan Roese u8 res5[3]; 1151a47a12beSStefan Roese u8 ftirr_phy[4]; 1152a47a12beSStefan Roese } ccsr_cpm_fcc1_t; 1153a47a12beSStefan Roese 1154a47a12beSStefan Roese /* FCC2 */ 1155a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2 { 1156a47a12beSStefan Roese u32 gfmr; 1157a47a12beSStefan Roese u32 fpsmr; 1158a47a12beSStefan Roese u16 ftodr; 1159a47a12beSStefan Roese u8 res1[2]; 1160a47a12beSStefan Roese u16 fdsr; 1161a47a12beSStefan Roese u8 res2[2]; 1162a47a12beSStefan Roese u16 fcce; 1163a47a12beSStefan Roese u8 res3[2]; 1164a47a12beSStefan Roese u16 fccm; 1165a47a12beSStefan Roese u8 res4[2]; 1166a47a12beSStefan Roese u8 fccs; 1167a47a12beSStefan Roese u8 res5[3]; 1168a47a12beSStefan Roese u8 ftirr_phy[4]; 1169a47a12beSStefan Roese } ccsr_cpm_fcc2_t; 1170a47a12beSStefan Roese 1171a47a12beSStefan Roese /* FCC3 */ 1172a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3 { 1173a47a12beSStefan Roese u32 gfmr; 1174a47a12beSStefan Roese u32 fpsmr; 1175a47a12beSStefan Roese u16 ftodr; 1176a47a12beSStefan Roese u8 res1[2]; 1177a47a12beSStefan Roese u16 fdsr; 1178a47a12beSStefan Roese u8 res2[2]; 1179a47a12beSStefan Roese u16 fcce; 1180a47a12beSStefan Roese u8 res3[2]; 1181a47a12beSStefan Roese u16 fccm; 1182a47a12beSStefan Roese u8 res4[2]; 1183a47a12beSStefan Roese u8 fccs; 1184a47a12beSStefan Roese u8 res5[3]; 1185a47a12beSStefan Roese u8 res[36]; 1186a47a12beSStefan Roese } ccsr_cpm_fcc3_t; 1187a47a12beSStefan Roese 1188a47a12beSStefan Roese /* FCC1 extended */ 1189a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1_ext { 1190a47a12beSStefan Roese u32 firper; 1191a47a12beSStefan Roese u32 firer; 1192a47a12beSStefan Roese u32 firsr_h; 1193a47a12beSStefan Roese u32 firsr_l; 1194a47a12beSStefan Roese u8 gfemr; 1195a47a12beSStefan Roese u8 res[15]; 1196a47a12beSStefan Roese 1197a47a12beSStefan Roese } ccsr_cpm_fcc1_ext_t; 1198a47a12beSStefan Roese 1199a47a12beSStefan Roese /* FCC2 extended */ 1200a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2_ext { 1201a47a12beSStefan Roese u32 firper; 1202a47a12beSStefan Roese u32 firer; 1203a47a12beSStefan Roese u32 firsr_h; 1204a47a12beSStefan Roese u32 firsr_l; 1205a47a12beSStefan Roese u8 gfemr; 1206a47a12beSStefan Roese u8 res[31]; 1207a47a12beSStefan Roese } ccsr_cpm_fcc2_ext_t; 1208a47a12beSStefan Roese 1209a47a12beSStefan Roese /* FCC3 extended */ 1210a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3_ext { 1211a47a12beSStefan Roese u8 gfemr; 1212a47a12beSStefan Roese u8 res[47]; 1213a47a12beSStefan Roese } ccsr_cpm_fcc3_ext_t; 1214a47a12beSStefan Roese 1215a47a12beSStefan Roese /* TC layers */ 1216a47a12beSStefan Roese typedef struct ccsr_cpm_tmp1 { 1217a47a12beSStefan Roese u8 res[496]; 1218a47a12beSStefan Roese } ccsr_cpm_tmp1_t; 1219a47a12beSStefan Roese 1220a47a12beSStefan Roese /* BRGs:5,6,7,8 */ 1221a47a12beSStefan Roese typedef struct ccsr_cpm_brg2 { 1222a47a12beSStefan Roese u32 brgc5; 1223a47a12beSStefan Roese u32 brgc6; 1224a47a12beSStefan Roese u32 brgc7; 1225a47a12beSStefan Roese u32 brgc8; 1226a47a12beSStefan Roese u8 res[608]; 1227a47a12beSStefan Roese } ccsr_cpm_brg2_t; 1228a47a12beSStefan Roese 1229a47a12beSStefan Roese /* I2C */ 1230a47a12beSStefan Roese typedef struct ccsr_cpm_i2c { 1231a47a12beSStefan Roese u8 i2mod; 1232a47a12beSStefan Roese u8 res1[3]; 1233a47a12beSStefan Roese u8 i2add; 1234a47a12beSStefan Roese u8 res2[3]; 1235a47a12beSStefan Roese u8 i2brg; 1236a47a12beSStefan Roese u8 res3[3]; 1237a47a12beSStefan Roese u8 i2com; 1238a47a12beSStefan Roese u8 res4[3]; 1239a47a12beSStefan Roese u8 i2cer; 1240a47a12beSStefan Roese u8 res5[3]; 1241a47a12beSStefan Roese u8 i2cmr; 1242a47a12beSStefan Roese u8 res6[331]; 1243a47a12beSStefan Roese } ccsr_cpm_i2c_t; 1244a47a12beSStefan Roese 1245a47a12beSStefan Roese /* CPM core */ 1246a47a12beSStefan Roese typedef struct ccsr_cpm_cp { 1247a47a12beSStefan Roese u32 cpcr; 1248a47a12beSStefan Roese u32 rccr; 1249a47a12beSStefan Roese u8 res1[14]; 1250a47a12beSStefan Roese u16 rter; 1251a47a12beSStefan Roese u8 res2[2]; 1252a47a12beSStefan Roese u16 rtmr; 1253a47a12beSStefan Roese u16 rtscr; 1254a47a12beSStefan Roese u8 res3[2]; 1255a47a12beSStefan Roese u32 rtsr; 1256a47a12beSStefan Roese u8 res4[12]; 1257a47a12beSStefan Roese } ccsr_cpm_cp_t; 1258a47a12beSStefan Roese 1259a47a12beSStefan Roese /* BRGs:1,2,3,4 */ 1260a47a12beSStefan Roese typedef struct ccsr_cpm_brg1 { 1261a47a12beSStefan Roese u32 brgc1; 1262a47a12beSStefan Roese u32 brgc2; 1263a47a12beSStefan Roese u32 brgc3; 1264a47a12beSStefan Roese u32 brgc4; 1265a47a12beSStefan Roese } ccsr_cpm_brg1_t; 1266a47a12beSStefan Roese 1267a47a12beSStefan Roese /* SCC1-SCC4 */ 1268a47a12beSStefan Roese typedef struct ccsr_cpm_scc { 1269a47a12beSStefan Roese u32 gsmrl; 1270a47a12beSStefan Roese u32 gsmrh; 1271a47a12beSStefan Roese u16 psmr; 1272a47a12beSStefan Roese u8 res1[2]; 1273a47a12beSStefan Roese u16 todr; 1274a47a12beSStefan Roese u16 dsr; 1275a47a12beSStefan Roese u16 scce; 1276a47a12beSStefan Roese u8 res2[2]; 1277a47a12beSStefan Roese u16 sccm; 1278a47a12beSStefan Roese u8 res3; 1279a47a12beSStefan Roese u8 sccs; 1280a47a12beSStefan Roese u8 res4[8]; 1281a47a12beSStefan Roese } ccsr_cpm_scc_t; 1282a47a12beSStefan Roese 1283a47a12beSStefan Roese typedef struct ccsr_cpm_tmp2 { 1284a47a12beSStefan Roese u8 res[32]; 1285a47a12beSStefan Roese } ccsr_cpm_tmp2_t; 1286a47a12beSStefan Roese 1287a47a12beSStefan Roese /* SPI */ 1288a47a12beSStefan Roese typedef struct ccsr_cpm_spi { 1289a47a12beSStefan Roese u16 spmode; 1290a47a12beSStefan Roese u8 res1[4]; 1291a47a12beSStefan Roese u8 spie; 1292a47a12beSStefan Roese u8 res2[3]; 1293a47a12beSStefan Roese u8 spim; 1294a47a12beSStefan Roese u8 res3[2]; 1295a47a12beSStefan Roese u8 spcom; 1296a47a12beSStefan Roese u8 res4[82]; 1297a47a12beSStefan Roese } ccsr_cpm_spi_t; 1298a47a12beSStefan Roese 1299a47a12beSStefan Roese /* CPM MUX */ 1300a47a12beSStefan Roese typedef struct ccsr_cpm_mux { 1301a47a12beSStefan Roese u8 cmxsi1cr; 1302a47a12beSStefan Roese u8 res1; 1303a47a12beSStefan Roese u8 cmxsi2cr; 1304a47a12beSStefan Roese u8 res2; 1305a47a12beSStefan Roese u32 cmxfcr; 1306a47a12beSStefan Roese u32 cmxscr; 1307a47a12beSStefan Roese u8 res3[2]; 1308a47a12beSStefan Roese u16 cmxuar; 1309a47a12beSStefan Roese u8 res4[16]; 1310a47a12beSStefan Roese } ccsr_cpm_mux_t; 1311a47a12beSStefan Roese 1312a47a12beSStefan Roese /* SI,MCC,etc */ 1313a47a12beSStefan Roese typedef struct ccsr_cpm_tmp3 { 1314a47a12beSStefan Roese u8 res[58592]; 1315a47a12beSStefan Roese } ccsr_cpm_tmp3_t; 1316a47a12beSStefan Roese 1317a47a12beSStefan Roese typedef struct ccsr_cpm_iram { 1318a47a12beSStefan Roese u32 iram[8192]; 1319a47a12beSStefan Roese u8 res[98304]; 1320a47a12beSStefan Roese } ccsr_cpm_iram_t; 1321a47a12beSStefan Roese 1322a47a12beSStefan Roese typedef struct ccsr_cpm { 1323a47a12beSStefan Roese /* Some references are into the unique & known dpram spaces, 1324a47a12beSStefan Roese * others are from the generic base. 1325a47a12beSStefan Roese */ 1326a47a12beSStefan Roese #define im_dprambase im_dpram1 1327a47a12beSStefan Roese u8 im_dpram1[16*1024]; 1328a47a12beSStefan Roese u8 res1[16*1024]; 1329a47a12beSStefan Roese u8 im_dpram2[16*1024]; 1330a47a12beSStefan Roese u8 res2[16*1024]; 1331a47a12beSStefan Roese ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */ 1332a47a12beSStefan Roese ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */ 1333a47a12beSStefan Roese ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */ 1334a47a12beSStefan Roese ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */ 1335a47a12beSStefan Roese ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */ 1336a47a12beSStefan Roese ccsr_cpm_fcc1_t im_cpm_fcc1; 1337a47a12beSStefan Roese ccsr_cpm_fcc2_t im_cpm_fcc2; 1338a47a12beSStefan Roese ccsr_cpm_fcc3_t im_cpm_fcc3; 1339a47a12beSStefan Roese ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext; 1340a47a12beSStefan Roese ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext; 1341a47a12beSStefan Roese ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext; 1342a47a12beSStefan Roese ccsr_cpm_tmp1_t im_cpm_tmp1; 1343a47a12beSStefan Roese ccsr_cpm_brg2_t im_cpm_brg2; 1344a47a12beSStefan Roese ccsr_cpm_i2c_t im_cpm_i2c; 1345a47a12beSStefan Roese ccsr_cpm_cp_t im_cpm_cp; 1346a47a12beSStefan Roese ccsr_cpm_brg1_t im_cpm_brg1; 1347a47a12beSStefan Roese ccsr_cpm_scc_t im_cpm_scc[4]; 1348a47a12beSStefan Roese ccsr_cpm_tmp2_t im_cpm_tmp2; 1349a47a12beSStefan Roese ccsr_cpm_spi_t im_cpm_spi; 1350a47a12beSStefan Roese ccsr_cpm_mux_t im_cpm_mux; 1351a47a12beSStefan Roese ccsr_cpm_tmp3_t im_cpm_tmp3; 1352a47a12beSStefan Roese ccsr_cpm_iram_t im_cpm_iram; 1353a47a12beSStefan Roese } ccsr_cpm_t; 1354a47a12beSStefan Roese #endif 1355a47a12beSStefan Roese 1356a47a12beSStefan Roese /* RapidIO Registers */ 1357a47a12beSStefan Roese typedef struct ccsr_rio { 1358a47a12beSStefan Roese u32 didcar; /* Device Identity Capability */ 1359a47a12beSStefan Roese u32 dicar; /* Device Information Capability */ 1360a47a12beSStefan Roese u32 aidcar; /* Assembly Identity Capability */ 1361a47a12beSStefan Roese u32 aicar; /* Assembly Information Capability */ 1362a47a12beSStefan Roese u32 pefcar; /* Processing Element Features Capability */ 1363a47a12beSStefan Roese u32 spicar; /* Switch Port Information Capability */ 1364a47a12beSStefan Roese u32 socar; /* Source Operations Capability */ 1365a47a12beSStefan Roese u32 docar; /* Destination Operations Capability */ 1366a47a12beSStefan Roese u8 res1[32]; 1367a47a12beSStefan Roese u32 msr; /* Mailbox Cmd And Status */ 1368a47a12beSStefan Roese u32 pwdcsr; /* Port-Write & Doorbell Cmd And Status */ 1369a47a12beSStefan Roese u8 res2[4]; 1370a47a12beSStefan Roese u32 pellccsr; /* Processing Element Logic Layer CCSR */ 1371a47a12beSStefan Roese u8 res3[12]; 1372a47a12beSStefan Roese u32 lcsbacsr; /* Local Cfg Space Base Addr Cmd & Status */ 1373a47a12beSStefan Roese u32 bdidcsr; /* Base Device ID Cmd & Status */ 1374a47a12beSStefan Roese u8 res4[4]; 1375a47a12beSStefan Roese u32 hbdidlcsr; /* Host Base Device ID Lock Cmd & Status */ 1376a47a12beSStefan Roese u32 ctcsr; /* Component Tag Cmd & Status */ 1377a47a12beSStefan Roese u8 res5[144]; 1378a47a12beSStefan Roese u32 pmbh0csr; /* Port Maint. Block Hdr 0 Cmd & Status */ 1379a47a12beSStefan Roese u8 res6[28]; 1380a47a12beSStefan Roese u32 pltoccsr; /* Port Link Time-out Ctrl Cmd & Status */ 1381a47a12beSStefan Roese u32 prtoccsr; /* Port Response Time-out Ctrl Cmd & Status */ 1382a47a12beSStefan Roese u8 res7[20]; 1383a47a12beSStefan Roese u32 pgccsr; /* Port General Cmd & Status */ 1384a47a12beSStefan Roese u32 plmreqcsr; /* Port Link Maint. Request Cmd & Status */ 1385a47a12beSStefan Roese u32 plmrespcsr; /* Port Link Maint. Response Cmd & Status */ 1386a47a12beSStefan Roese u32 plascsr; /* Port Local Ackid Status Cmd & Status */ 1387a47a12beSStefan Roese u8 res8[12]; 1388a47a12beSStefan Roese u32 pescsr; /* Port Error & Status Cmd & Status */ 1389a47a12beSStefan Roese u32 pccsr; /* Port Control Cmd & Status */ 1390a47a12beSStefan Roese u8 res9[65184]; 1391a47a12beSStefan Roese u32 cr; /* Port Control Cmd & Status */ 1392a47a12beSStefan Roese u8 res10[12]; 1393a47a12beSStefan Roese u32 pcr; /* Port Configuration */ 1394a47a12beSStefan Roese u32 peir; /* Port Error Injection */ 1395a47a12beSStefan Roese u8 res11[3048]; 1396a47a12beSStefan Roese u32 rowtar0; /* RIO Outbound Window Translation Addr 0 */ 1397a47a12beSStefan Roese u8 res12[12]; 1398a47a12beSStefan Roese u32 rowar0; /* RIO Outbound Attrs 0 */ 1399a47a12beSStefan Roese u8 res13[12]; 1400a47a12beSStefan Roese u32 rowtar1; /* RIO Outbound Window Translation Addr 1 */ 1401a47a12beSStefan Roese u8 res14[4]; 1402a47a12beSStefan Roese u32 rowbar1; /* RIO Outbound Window Base Addr 1 */ 1403a47a12beSStefan Roese u8 res15[4]; 1404a47a12beSStefan Roese u32 rowar1; /* RIO Outbound Attrs 1 */ 1405a47a12beSStefan Roese u8 res16[12]; 1406a47a12beSStefan Roese u32 rowtar2; /* RIO Outbound Window Translation Addr 2 */ 1407a47a12beSStefan Roese u8 res17[4]; 1408a47a12beSStefan Roese u32 rowbar2; /* RIO Outbound Window Base Addr 2 */ 1409a47a12beSStefan Roese u8 res18[4]; 1410a47a12beSStefan Roese u32 rowar2; /* RIO Outbound Attrs 2 */ 1411a47a12beSStefan Roese u8 res19[12]; 1412a47a12beSStefan Roese u32 rowtar3; /* RIO Outbound Window Translation Addr 3 */ 1413a47a12beSStefan Roese u8 res20[4]; 1414a47a12beSStefan Roese u32 rowbar3; /* RIO Outbound Window Base Addr 3 */ 1415a47a12beSStefan Roese u8 res21[4]; 1416a47a12beSStefan Roese u32 rowar3; /* RIO Outbound Attrs 3 */ 1417a47a12beSStefan Roese u8 res22[12]; 1418a47a12beSStefan Roese u32 rowtar4; /* RIO Outbound Window Translation Addr 4 */ 1419a47a12beSStefan Roese u8 res23[4]; 1420a47a12beSStefan Roese u32 rowbar4; /* RIO Outbound Window Base Addr 4 */ 1421a47a12beSStefan Roese u8 res24[4]; 1422a47a12beSStefan Roese u32 rowar4; /* RIO Outbound Attrs 4 */ 1423a47a12beSStefan Roese u8 res25[12]; 1424a47a12beSStefan Roese u32 rowtar5; /* RIO Outbound Window Translation Addr 5 */ 1425a47a12beSStefan Roese u8 res26[4]; 1426a47a12beSStefan Roese u32 rowbar5; /* RIO Outbound Window Base Addr 5 */ 1427a47a12beSStefan Roese u8 res27[4]; 1428a47a12beSStefan Roese u32 rowar5; /* RIO Outbound Attrs 5 */ 1429a47a12beSStefan Roese u8 res28[12]; 1430a47a12beSStefan Roese u32 rowtar6; /* RIO Outbound Window Translation Addr 6 */ 1431a47a12beSStefan Roese u8 res29[4]; 1432a47a12beSStefan Roese u32 rowbar6; /* RIO Outbound Window Base Addr 6 */ 1433a47a12beSStefan Roese u8 res30[4]; 1434a47a12beSStefan Roese u32 rowar6; /* RIO Outbound Attrs 6 */ 1435a47a12beSStefan Roese u8 res31[12]; 1436a47a12beSStefan Roese u32 rowtar7; /* RIO Outbound Window Translation Addr 7 */ 1437a47a12beSStefan Roese u8 res32[4]; 1438a47a12beSStefan Roese u32 rowbar7; /* RIO Outbound Window Base Addr 7 */ 1439a47a12beSStefan Roese u8 res33[4]; 1440a47a12beSStefan Roese u32 rowar7; /* RIO Outbound Attrs 7 */ 1441a47a12beSStefan Roese u8 res34[12]; 1442a47a12beSStefan Roese u32 rowtar8; /* RIO Outbound Window Translation Addr 8 */ 1443a47a12beSStefan Roese u8 res35[4]; 1444a47a12beSStefan Roese u32 rowbar8; /* RIO Outbound Window Base Addr 8 */ 1445a47a12beSStefan Roese u8 res36[4]; 1446a47a12beSStefan Roese u32 rowar8; /* RIO Outbound Attrs 8 */ 1447a47a12beSStefan Roese u8 res37[76]; 1448a47a12beSStefan Roese u32 riwtar4; /* RIO Inbound Window Translation Addr 4 */ 1449a47a12beSStefan Roese u8 res38[4]; 1450a47a12beSStefan Roese u32 riwbar4; /* RIO Inbound Window Base Addr 4 */ 1451a47a12beSStefan Roese u8 res39[4]; 1452a47a12beSStefan Roese u32 riwar4; /* RIO Inbound Attrs 4 */ 1453a47a12beSStefan Roese u8 res40[12]; 1454a47a12beSStefan Roese u32 riwtar3; /* RIO Inbound Window Translation Addr 3 */ 1455a47a12beSStefan Roese u8 res41[4]; 1456a47a12beSStefan Roese u32 riwbar3; /* RIO Inbound Window Base Addr 3 */ 1457a47a12beSStefan Roese u8 res42[4]; 1458a47a12beSStefan Roese u32 riwar3; /* RIO Inbound Attrs 3 */ 1459a47a12beSStefan Roese u8 res43[12]; 1460a47a12beSStefan Roese u32 riwtar2; /* RIO Inbound Window Translation Addr 2 */ 1461a47a12beSStefan Roese u8 res44[4]; 1462a47a12beSStefan Roese u32 riwbar2; /* RIO Inbound Window Base Addr 2 */ 1463a47a12beSStefan Roese u8 res45[4]; 1464a47a12beSStefan Roese u32 riwar2; /* RIO Inbound Attrs 2 */ 1465a47a12beSStefan Roese u8 res46[12]; 1466a47a12beSStefan Roese u32 riwtar1; /* RIO Inbound Window Translation Addr 1 */ 1467a47a12beSStefan Roese u8 res47[4]; 1468a47a12beSStefan Roese u32 riwbar1; /* RIO Inbound Window Base Addr 1 */ 1469a47a12beSStefan Roese u8 res48[4]; 1470a47a12beSStefan Roese u32 riwar1; /* RIO Inbound Attrs 1 */ 1471a47a12beSStefan Roese u8 res49[12]; 1472a47a12beSStefan Roese u32 riwtar0; /* RIO Inbound Window Translation Addr 0 */ 1473a47a12beSStefan Roese u8 res50[12]; 1474a47a12beSStefan Roese u32 riwar0; /* RIO Inbound Attrs 0 */ 1475a47a12beSStefan Roese u8 res51[12]; 1476a47a12beSStefan Roese u32 pnfedr; /* Port Notification/Fatal Error Detect */ 1477a47a12beSStefan Roese u32 pnfedir; /* Port Notification/Fatal Error Detect */ 1478a47a12beSStefan Roese u32 pnfeier; /* Port Notification/Fatal Error IRQ Enable */ 1479a47a12beSStefan Roese u32 pecr; /* Port Error Control */ 1480a47a12beSStefan Roese u32 pepcsr0; /* Port Error Packet/Control Symbol 0 */ 1481a47a12beSStefan Roese u32 pepr1; /* Port Error Packet 1 */ 1482a47a12beSStefan Roese u32 pepr2; /* Port Error Packet 2 */ 1483a47a12beSStefan Roese u8 res52[4]; 1484a47a12beSStefan Roese u32 predr; /* Port Recoverable Error Detect */ 1485a47a12beSStefan Roese u8 res53[4]; 1486a47a12beSStefan Roese u32 pertr; /* Port Error Recovery Threshold */ 1487a47a12beSStefan Roese u32 prtr; /* Port Retry Threshold */ 1488a47a12beSStefan Roese u8 res54[464]; 1489a47a12beSStefan Roese u32 omr; /* Outbound Mode */ 1490a47a12beSStefan Roese u32 osr; /* Outbound Status */ 1491a47a12beSStefan Roese u32 eodqtpar; /* Extended Outbound Desc Queue Tail Ptr Addr */ 1492a47a12beSStefan Roese u32 odqtpar; /* Outbound Desc Queue Tail Ptr Addr */ 1493a47a12beSStefan Roese u32 eosar; /* Extended Outbound Unit Source Addr */ 1494a47a12beSStefan Roese u32 osar; /* Outbound Unit Source Addr */ 1495a47a12beSStefan Roese u32 odpr; /* Outbound Destination Port */ 1496a47a12beSStefan Roese u32 odatr; /* Outbound Destination Attrs */ 1497a47a12beSStefan Roese u32 odcr; /* Outbound Doubleword Count */ 1498a47a12beSStefan Roese u32 eodqhpar; /* Extended Outbound Desc Queue Head Ptr Addr */ 1499a47a12beSStefan Roese u32 odqhpar; /* Outbound Desc Queue Head Ptr Addr */ 1500a47a12beSStefan Roese u8 res55[52]; 1501a47a12beSStefan Roese u32 imr; /* Outbound Mode */ 1502a47a12beSStefan Roese u32 isr; /* Inbound Status */ 1503a47a12beSStefan Roese u32 eidqtpar; /* Extended Inbound Desc Queue Tail Ptr Addr */ 1504a47a12beSStefan Roese u32 idqtpar; /* Inbound Desc Queue Tail Ptr Addr */ 1505a47a12beSStefan Roese u32 eifqhpar; /* Extended Inbound Frame Queue Head Ptr Addr */ 1506a47a12beSStefan Roese u32 ifqhpar; /* Inbound Frame Queue Head Ptr Addr */ 1507a47a12beSStefan Roese u8 res56[1000]; 1508a47a12beSStefan Roese u32 dmr; /* Doorbell Mode */ 1509a47a12beSStefan Roese u32 dsr; /* Doorbell Status */ 1510a47a12beSStefan Roese u32 edqtpar; /* Extended Doorbell Queue Tail Ptr Addr */ 1511a47a12beSStefan Roese u32 dqtpar; /* Doorbell Queue Tail Ptr Addr */ 1512a47a12beSStefan Roese u32 edqhpar; /* Extended Doorbell Queue Head Ptr Addr */ 1513a47a12beSStefan Roese u32 dqhpar; /* Doorbell Queue Head Ptr Addr */ 1514a47a12beSStefan Roese u8 res57[104]; 1515a47a12beSStefan Roese u32 pwmr; /* Port-Write Mode */ 1516a47a12beSStefan Roese u32 pwsr; /* Port-Write Status */ 1517a47a12beSStefan Roese u32 epwqbar; /* Extended Port-Write Queue Base Addr */ 1518a47a12beSStefan Roese u32 pwqbar; /* Port-Write Queue Base Addr */ 1519a47a12beSStefan Roese u8 res58[60176]; 1520a47a12beSStefan Roese } ccsr_rio_t; 1521a47a12beSStefan Roese 1522a47a12beSStefan Roese /* Quick Engine Block Pin Muxing Registers */ 1523a47a12beSStefan Roese typedef struct par_io { 1524a47a12beSStefan Roese u32 cpodr; 1525a47a12beSStefan Roese u32 cpdat; 1526a47a12beSStefan Roese u32 cpdir1; 1527a47a12beSStefan Roese u32 cpdir2; 1528a47a12beSStefan Roese u32 cppar1; 1529a47a12beSStefan Roese u32 cppar2; 1530a47a12beSStefan Roese u8 res[8]; 1531a47a12beSStefan Roese } par_io_t; 1532a47a12beSStefan Roese 1533a47a12beSStefan Roese #ifdef CONFIG_SYS_FSL_CPC 1534a47a12beSStefan Roese /* 1535a47a12beSStefan Roese * Define a single offset that is the start of all the CPC register 1536a47a12beSStefan Roese * blocks - if there is more than one CPC, we expect these to be 1537a47a12beSStefan Roese * contiguous 4k regions 1538a47a12beSStefan Roese */ 1539a47a12beSStefan Roese 1540a47a12beSStefan Roese typedef struct cpc_corenet { 1541a47a12beSStefan Roese u32 cpccsr0; /* Config/status reg */ 1542a47a12beSStefan Roese u32 res1; 1543a47a12beSStefan Roese u32 cpccfg0; /* Configuration register */ 1544a47a12beSStefan Roese u32 res2; 1545a47a12beSStefan Roese u32 cpcewcr0; /* External Write reg 0 */ 1546a47a12beSStefan Roese u32 cpcewabr0; /* External write base reg 0 */ 1547a47a12beSStefan Roese u32 res3[2]; 1548a47a12beSStefan Roese u32 cpcewcr1; /* External Write reg 1 */ 1549a47a12beSStefan Roese u32 cpcewabr1; /* External write base reg 1 */ 1550a47a12beSStefan Roese u32 res4[54]; 1551a47a12beSStefan Roese u32 cpcsrcr1; /* SRAM control reg 1 */ 1552a47a12beSStefan Roese u32 cpcsrcr0; /* SRAM control reg 0 */ 1553a47a12beSStefan Roese u32 res5[62]; 1554a47a12beSStefan Roese struct { 1555a47a12beSStefan Roese u32 id; /* partition ID */ 1556a47a12beSStefan Roese u32 res; 1557a47a12beSStefan Roese u32 alloc; /* partition allocation */ 1558a47a12beSStefan Roese u32 way; /* partition way */ 1559a47a12beSStefan Roese } partition_regs[16]; 1560a47a12beSStefan Roese u32 res6[704]; 1561a47a12beSStefan Roese u32 cpcerrinjhi; /* Error injection high */ 1562a47a12beSStefan Roese u32 cpcerrinjlo; /* Error injection lo */ 1563a47a12beSStefan Roese u32 cpcerrinjctl; /* Error injection control */ 1564a47a12beSStefan Roese u32 res7[5]; 1565a47a12beSStefan Roese u32 cpccaptdatahi; /* capture data high */ 1566a47a12beSStefan Roese u32 cpccaptdatalo; /* capture data low */ 1567a47a12beSStefan Roese u32 cpcaptecc; /* capture ECC */ 1568a47a12beSStefan Roese u32 res8[5]; 1569a47a12beSStefan Roese u32 cpcerrdet; /* error detect */ 1570a47a12beSStefan Roese u32 cpcerrdis; /* error disable */ 1571a47a12beSStefan Roese u32 cpcerrinten; /* errir interrupt enable */ 1572a47a12beSStefan Roese u32 cpcerrattr; /* error attribute */ 1573a47a12beSStefan Roese u32 cpcerreaddr; /* error extended address */ 1574a47a12beSStefan Roese u32 cpcerraddr; /* error address */ 1575a47a12beSStefan Roese u32 cpcerrctl; /* error control */ 15763c6a22b9SKumar Gala u32 res9[41]; /* pad out to 4k */ 15773c6a22b9SKumar Gala u32 cpchdbcr0; /* hardware debug control register 0 */ 15783c6a22b9SKumar Gala u32 res10[63]; /* pad out to 4k */ 1579a47a12beSStefan Roese } cpc_corenet_t; 1580a47a12beSStefan Roese 1581a47a12beSStefan Roese #define CPC_CSR0_CE 0x80000000 /* Cache Enable */ 1582a47a12beSStefan Roese #define CPC_CSR0_PE 0x40000000 /* Enable ECC */ 1583a47a12beSStefan Roese #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */ 1584a47a12beSStefan Roese #define CPC_CSR0_WT 0x00080000 /* Write-through mode */ 1585a47a12beSStefan Roese #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */ 1586a47a12beSStefan Roese #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */ 1587a47a12beSStefan Roese #define CPC_CFG0_SZ_MASK 0x00003fff 1588a47a12beSStefan Roese #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6) 1589a47a12beSStefan Roese #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1) 1590a47a12beSStefan Roese #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32) 1591a47a12beSStefan Roese #define CPC_SRCR1_SRBARU_MASK 0x0000ffff 1592a47a12beSStefan Roese #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \ 1593a47a12beSStefan Roese & CPC_SRCR1_SRBARU_MASK) 1594a47a12beSStefan Roese #define CPC_SRCR0_SRBARL_MASK 0xffff8000 1595a47a12beSStefan Roese #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK) 1596a47a12beSStefan Roese #define CPC_SRCR0_INTLVEN 0x00000100 1597a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000 1598a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002 1599a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004 1600a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006 1601a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008 1602a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a 1603a47a12beSStefan Roese #define CPC_SRCR0_SRAMEN 0x00000001 1604a47a12beSStefan Roese #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */ 16053c6a22b9SKumar Gala #define CPC_HDBCR0_CDQ_SPEC_DIS 0x08000000 16061d2c2a62SKumar Gala #define CPC_HDBCR0_TAG_ECC_SCRUB_DIS 0x01000000 1607868da593SKumar Gala #define CPC_HDBCR0_DATA_ECC_SCRUB_DIS 0x00400000 1608a47a12beSStefan Roese #endif /* CONFIG_SYS_FSL_CPC */ 1609a47a12beSStefan Roese 1610a47a12beSStefan Roese /* Global Utilities Block */ 1611a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 1612a47a12beSStefan Roese typedef struct ccsr_gur { 1613a47a12beSStefan Roese u32 porsr1; /* POR status */ 1614a47a12beSStefan Roese u8 res1[28]; 1615a47a12beSStefan Roese u32 gpporcr1; /* General-purpose POR configuration */ 1616a47a12beSStefan Roese u8 res2[12]; 1617a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1618a47a12beSStefan Roese u8 res3[12]; 1619a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1620a47a12beSStefan Roese u8 res4[12]; 1621a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1622a47a12beSStefan Roese u8 res5[12]; 162317d90f31SDave Liu u32 alt_pmuxcr; /* Alt function signal multiplex control */ 1624a47a12beSStefan Roese u8 res6[12]; 1625a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 1626a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE1 0x80000000 1627a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE2 0x40000000 1628a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE3 0x20000000 16299ab87d04SKumar Gala #define FSL_CORENET_DEVDISR_PCIE4 0x10000000 1630a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_RMU 0x08000000 1631a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO1 0x04000000 1632a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO2 0x02000000 1633a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA1 0x00400000 1634a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA2 0x00200000 1635a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR1 0x00100000 1636a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR2 0x00080000 1637a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DBG 0x00010000 1638a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_NAL 0x00008000 16399ab87d04SKumar Gala #define FSL_CORENET_DEVDISR_SATA1 0x00004000 16409ab87d04SKumar Gala #define FSL_CORENET_DEVDISR_SATA2 0x00002000 1641a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ELBC 0x00001000 1642a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB1 0x00000800 1643a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB2 0x00000400 1644a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESDHC 0x00000100 1645a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_GPIO 0x00000080 1646a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESPI 0x00000040 1647a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C1 0x00000020 1648a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C2 0x00000010 1649a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART1 0x00000002 1650a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART2 0x00000001 16511231c498SKumar Gala u32 devdisr2; /* Device disable control 2 */ 16521231c498SKumar Gala #define FSL_CORENET_DEVDISR2_PME 0x80000000 16531231c498SKumar Gala #define FSL_CORENET_DEVDISR2_SEC 0x40000000 16541231c498SKumar Gala #define FSL_CORENET_DEVDISR2_QMBM 0x08000000 16551231c498SKumar Gala #define FSL_CORENET_DEVDISR2_FM1 0x02000000 16561231c498SKumar Gala #define FSL_CORENET_DEVDISR2_10GEC1 0x01000000 16571231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x00800000 16581231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x00400000 16591231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x00200000 16601231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x00100000 16619ab87d04SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x00080000 16621231c498SKumar Gala #define FSL_CORENET_DEVDISR2_FM2 0x00020000 16631231c498SKumar Gala #define FSL_CORENET_DEVDISR2_10GEC2 0x00010000 16641231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00008000 16651231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00004000 16661231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00002000 16671231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00001000 16689ab87d04SKumar Gala #define FSL_CORENET_NUM_DEVDISR 2 16691231c498SKumar Gala u8 res7[8]; 1670a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 1671a47a12beSStefan Roese u8 res8[12]; 1672a47a12beSStefan Roese u32 coredisru; /* uppper portion for support of 64 cores */ 1673a47a12beSStefan Roese u32 coredisrl; /* lower portion for support of 64 cores */ 1674a47a12beSStefan Roese u8 res9[8]; 1675a47a12beSStefan Roese u32 pvr; /* Processor version */ 1676a47a12beSStefan Roese u32 svr; /* System version */ 1677a47a12beSStefan Roese u8 res10[8]; 1678a47a12beSStefan Roese u32 rstcr; /* Reset control */ 1679a47a12beSStefan Roese u32 rstrqpblsr; /* Reset request preboot loader status */ 1680a47a12beSStefan Roese u8 res11[8]; 1681a47a12beSStefan Roese u32 rstrqmr1; /* Reset request mask */ 1682a47a12beSStefan Roese u8 res12[4]; 1683a47a12beSStefan Roese u32 rstrqsr1; /* Reset request status */ 1684a47a12beSStefan Roese u8 res13[4]; 1685a47a12beSStefan Roese u8 res14[4]; 1686a47a12beSStefan Roese u32 rstrqwdtmrl; /* Reset request WDT mask */ 1687a47a12beSStefan Roese u8 res15[4]; 1688a47a12beSStefan Roese u32 rstrqwdtsrl; /* Reset request WDT status */ 1689a47a12beSStefan Roese u8 res16[4]; 1690a47a12beSStefan Roese u32 brrl; /* Boot release */ 1691a47a12beSStefan Roese u8 res17[24]; 1692a47a12beSStefan Roese u32 rcwsr[16]; /* Reset control word status */ 1693a47a12beSStefan Roese #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000 1694ab48ca1aSSrikanth Srinivasan #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00000080 1695ab48ca1aSSrikanth Srinivasan #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 7 16961231c498SKumar Gala #define FSL_CORENET_RCWSR5_SRDS_EN 0x00002000 16979ab87d04SKumar Gala #define FSL_CORENET_RCWSRn_SRDS_LPD_B2 0x3c000000 /* bits 162..165 */ 16989ab87d04SKumar Gala #define FSL_CORENET_RCWSRn_SRDS_LPD_B3 0x003c0000 /* bits 170..173 */ 1699a47a12beSStefan Roese #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000 1700a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000 1701a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000 17029ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC1 0x00c00000 /* bits 360..361 */ 17039ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1 0x00000000 17049ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC1_FM1_USB1 0x00800000 17059ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC2 0x001c0000 /* bits 363..365 */ 17069ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1 0x00000000 17079ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2 0x00080000 17089ab87d04SKumar Gala #define FSL_CORENET_RCWSR11_EC2_USB2 0x00100000 1709a47a12beSStefan Roese u8 res18[192]; 1710a47a12beSStefan Roese u32 scratchrw[4]; /* Scratch Read/Write */ 1711a47a12beSStefan Roese u8 res19[240]; 1712a47a12beSStefan Roese u32 scratchw1r[4]; /* Scratch Read (Write once) */ 1713a47a12beSStefan Roese u8 res20[240]; 1714a47a12beSStefan Roese u32 scrtsr[8]; /* Core reset status */ 1715a47a12beSStefan Roese u8 res21[224]; 1716a47a12beSStefan Roese u32 pex1liodnr; /* PCI Express 1 LIODN */ 1717a47a12beSStefan Roese u32 pex2liodnr; /* PCI Express 2 LIODN */ 1718a47a12beSStefan Roese u32 pex3liodnr; /* PCI Express 3 LIODN */ 1719a47a12beSStefan Roese u32 pex4liodnr; /* PCI Express 4 LIODN */ 1720a47a12beSStefan Roese u32 rio1liodnr; /* RIO 1 LIODN */ 1721a47a12beSStefan Roese u32 rio2liodnr; /* RIO 2 LIODN */ 1722a47a12beSStefan Roese u32 rio3liodnr; /* RIO 3 LIODN */ 1723a47a12beSStefan Roese u32 rio4liodnr; /* RIO 4 LIODN */ 1724a47a12beSStefan Roese u32 usb1liodnr; /* USB 1 LIODN */ 1725a47a12beSStefan Roese u32 usb2liodnr; /* USB 2 LIODN */ 1726a47a12beSStefan Roese u32 usb3liodnr; /* USB 3 LIODN */ 1727a47a12beSStefan Roese u32 usb4liodnr; /* USB 4 LIODN */ 1728a47a12beSStefan Roese u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */ 1729a47a12beSStefan Roese u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */ 1730a47a12beSStefan Roese u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */ 1731a47a12beSStefan Roese u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */ 17329ab87d04SKumar Gala u32 rio1maintliodnr;/* RIO 1 Maintenance LIODN */ 17339ab87d04SKumar Gala u32 rio2maintliodnr;/* RIO 2 Maintenance LIODN */ 17349ab87d04SKumar Gala u32 rio3maintliodnr;/* RIO 3 Maintenance LIODN */ 17359ab87d04SKumar Gala u32 rio4maintliodnr;/* RIO 4 Maintenance LIODN */ 17369ab87d04SKumar Gala u32 sata1liodnr; /* SATA 1 LIODN */ 17379ab87d04SKumar Gala u32 sata2liodnr; /* SATA 2 LIODN */ 17389ab87d04SKumar Gala u32 sata3liodnr; /* SATA 3 LIODN */ 17399ab87d04SKumar Gala u32 sata4liodnr; /* SATA 4 LIODN */ 17409ab87d04SKumar Gala u8 res22[32]; 1741a47a12beSStefan Roese u32 dma1liodnr; /* DMA 1 LIODN */ 1742a47a12beSStefan Roese u32 dma2liodnr; /* DMA 2 LIODN */ 1743a47a12beSStefan Roese u32 dma3liodnr; /* DMA 3 LIODN */ 1744a47a12beSStefan Roese u32 dma4liodnr; /* DMA 4 LIODN */ 1745a47a12beSStefan Roese u8 res23[48]; 1746a47a12beSStefan Roese u8 res24[64]; 1747a47a12beSStefan Roese u32 pblsr; /* Preboot loader status */ 1748a47a12beSStefan Roese u32 pamubypenr; /* PAMU bypass enable */ 1749a47a12beSStefan Roese u32 dmacr1; /* DMA control */ 1750a47a12beSStefan Roese u8 res25[4]; 1751a47a12beSStefan Roese u32 gensr1; /* General status */ 1752a47a12beSStefan Roese u8 res26[12]; 1753a47a12beSStefan Roese u32 gencr1; /* General control */ 1754a47a12beSStefan Roese u8 res27[12]; 1755a47a12beSStefan Roese u8 res28[4]; 1756a47a12beSStefan Roese u32 cgensrl; /* Core general status */ 1757a47a12beSStefan Roese u8 res29[8]; 1758a47a12beSStefan Roese u8 res30[4]; 1759a47a12beSStefan Roese u32 cgencrl; /* Core general control */ 1760a47a12beSStefan Roese u8 res31[184]; 1761a47a12beSStefan Roese u32 sriopstecr; /* SRIO prescaler timer enable control */ 176217d90f31SDave Liu u8 res32[1788]; 176317d90f31SDave Liu u32 pmuxcr; /* Pin multiplexing control */ 176417d90f31SDave Liu u8 res33[60]; 176517d90f31SDave Liu u32 iovselsr; /* I/O voltage selection status */ 176617d90f31SDave Liu u8 res34[28]; 176717d90f31SDave Liu u32 ddrclkdr; /* DDR clock disable */ 176817d90f31SDave Liu u8 res35; 176917d90f31SDave Liu u32 elbcclkdr; /* eLBC clock disable */ 177017d90f31SDave Liu u8 res36[20]; 177117d90f31SDave Liu u32 sdhcpcr; /* eSDHC polarity configuration */ 177217d90f31SDave Liu u8 res37[380]; 1773a47a12beSStefan Roese } ccsr_gur_t; 1774a47a12beSStefan Roese 17759ab87d04SKumar Gala /* 17769ab87d04SKumar Gala * On p4080 we have an LIODN for msg unit (rmu) but not maintenance 17779ab87d04SKumar Gala * everything after has RMan thus msg unit LIODN is used for maintenance 17789ab87d04SKumar Gala */ 17799ab87d04SKumar Gala #define rmuliodnr rio1maintliodnr 17809ab87d04SKumar Gala 1781a47a12beSStefan Roese typedef struct ccsr_clk { 1782a47a12beSStefan Roese u32 clkc0csr; /* Core 0 Clock control/status */ 1783a47a12beSStefan Roese u8 res1[0x1c]; 1784a47a12beSStefan Roese u32 clkc1csr; /* Core 1 Clock control/status */ 1785a47a12beSStefan Roese u8 res2[0x1c]; 1786a47a12beSStefan Roese u32 clkc2csr; /* Core 2 Clock control/status */ 1787a47a12beSStefan Roese u8 res3[0x1c]; 1788a47a12beSStefan Roese u32 clkc3csr; /* Core 3 Clock control/status */ 1789a47a12beSStefan Roese u8 res4[0x1c]; 1790a47a12beSStefan Roese u32 clkc4csr; /* Core 4 Clock control/status */ 1791a47a12beSStefan Roese u8 res5[0x1c]; 1792a47a12beSStefan Roese u32 clkc5csr; /* Core 5 Clock control/status */ 1793a47a12beSStefan Roese u8 res6[0x1c]; 1794a47a12beSStefan Roese u32 clkc6csr; /* Core 6 Clock control/status */ 1795a47a12beSStefan Roese u8 res7[0x1c]; 1796a47a12beSStefan Roese u32 clkc7csr; /* Core 7 Clock control/status */ 1797a47a12beSStefan Roese u8 res8[0x71c]; 1798a47a12beSStefan Roese u32 pllc1gsr; /* Cluster PLL 1 General Status */ 1799a47a12beSStefan Roese u8 res10[0x1c]; 1800a47a12beSStefan Roese u32 pllc2gsr; /* Cluster PLL 2 General Status */ 1801a47a12beSStefan Roese u8 res11[0x1c]; 1802a47a12beSStefan Roese u32 pllc3gsr; /* Cluster PLL 3 General Status */ 1803a47a12beSStefan Roese u8 res12[0x1c]; 1804a47a12beSStefan Roese u32 pllc4gsr; /* Cluster PLL 4 General Status */ 1805a47a12beSStefan Roese u8 res13[0x39c]; 1806a47a12beSStefan Roese u32 pllpgsr; /* Platform PLL General Status */ 1807a47a12beSStefan Roese u8 res14[0x1c]; 1808a47a12beSStefan Roese u32 plldgsr; /* DDR PLL General Status */ 1809a47a12beSStefan Roese u8 res15[0x3dc]; 1810a47a12beSStefan Roese } ccsr_clk_t; 1811a47a12beSStefan Roese 1812a47a12beSStefan Roese typedef struct ccsr_rcpm { 1813a47a12beSStefan Roese u8 res1[4]; 1814a47a12beSStefan Roese u32 cdozsrl; /* Core Doze Status */ 1815a47a12beSStefan Roese u8 res2[4]; 1816a47a12beSStefan Roese u32 cdozcrl; /* Core Doze Control */ 1817a47a12beSStefan Roese u8 res3[4]; 1818a47a12beSStefan Roese u32 cnapsrl; /* Core Nap Status */ 1819a47a12beSStefan Roese u8 res4[4]; 1820a47a12beSStefan Roese u32 cnapcrl; /* Core Nap Control */ 1821a47a12beSStefan Roese u8 res5[4]; 1822a47a12beSStefan Roese u32 cdozpsrl; /* Core Doze Previous Status */ 1823a47a12beSStefan Roese u8 res6[4]; 1824a47a12beSStefan Roese u32 cdozpcrl; /* Core Doze Previous Control */ 1825a47a12beSStefan Roese u8 res7[4]; 1826a47a12beSStefan Roese u32 cwaitsrl; /* Core Wait Status */ 1827a47a12beSStefan Roese u8 res8[8]; 1828a47a12beSStefan Roese u32 powmgtcsr; /* Power Mangement Control & Status */ 1829a47a12beSStefan Roese u8 res9[12]; 1830a47a12beSStefan Roese u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */ 1831a47a12beSStefan Roese u8 res10[12]; 1832a47a12beSStefan Roese u8 res11[4]; 1833a47a12beSStefan Roese u32 cpmimrl; /* Core PM IRQ Masking */ 1834a47a12beSStefan Roese u8 res12[4]; 1835a47a12beSStefan Roese u32 cpmcimrl; /* Core PM Critical IRQ Masking */ 1836a47a12beSStefan Roese u8 res13[4]; 1837a47a12beSStefan Roese u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */ 1838a47a12beSStefan Roese u8 res14[4]; 1839a47a12beSStefan Roese u32 cpmnmimrl; /* Core PM NMI Masking */ 1840a47a12beSStefan Roese u8 res15[4]; 1841a47a12beSStefan Roese u32 ctbenrl; /* Core Time Base Enable */ 1842a47a12beSStefan Roese u8 res16[4]; 1843a47a12beSStefan Roese u32 ctbclkselrl; /* Core Time Base Clock Select */ 1844a47a12beSStefan Roese u8 res17[4]; 1845a47a12beSStefan Roese u32 ctbhltcrl; /* Core Time Base Halt Control */ 1846a47a12beSStefan Roese u8 res18[0xf68]; 1847a47a12beSStefan Roese } ccsr_rcpm_t; 1848a47a12beSStefan Roese 1849a47a12beSStefan Roese #else 1850a47a12beSStefan Roese typedef struct ccsr_gur { 1851a47a12beSStefan Roese u32 porpllsr; /* POR PLL ratio status */ 1852a47a12beSStefan Roese #ifdef CONFIG_MPC8536 1853a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 1854a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 1855a47a12beSStefan Roese #else 1856a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 1857a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 1858a47a12beSStefan Roese #endif 1859a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000 1860a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25 1861a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e 1862a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1 1863a47a12beSStefan Roese u32 porbmsr; /* POR boot mode status */ 1864a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA 0x00070000 1865a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA_SHIFT 16 1866a47a12beSStefan Roese u32 porimpscr; /* POR I/O impedance status & control */ 1867a47a12beSStefan Roese u32 pordevsr; /* POR I/O device status regsiter */ 186867a719daSRoy Zang #if defined(CONFIG_P1017) || defined(CONFIG_P1023) 186967a719daSRoy Zang #define MPC85xx_PORDEVSR_SGMII1_DIS 0x10000000 187067a719daSRoy Zang #define MPC85xx_PORDEVSR_SGMII2_DIS 0x08000000 187167a719daSRoy Zang #else 1872a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000 1873a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000 187467a719daSRoy Zang #endif 1875a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000 1876a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000 1877a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000 1878a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1 0x00800000 18790c955dafSDave Liu #if defined(CONFIG_P1013) || defined(CONFIG_P1022) 18800c955dafSDave Liu #define MPC85xx_PORDEVSR_IO_SEL 0x007c0000 18810c955dafSDave Liu #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 18 188267a719daSRoy Zang #elif defined(CONFIG_P1017) || defined(CONFIG_P1023) 188367a719daSRoy Zang #define MPC85xx_PORDEVSR_IO_SEL 0x00600000 188467a719daSRoy Zang #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21 18850c955dafSDave Liu #else 188628747f9bSPrabhakar Kushwaha #if defined(CONFIG_P1010) 188728747f9bSPrabhakar Kushwaha #define MPC85xx_PORDEVSR_IO_SEL 0x00600000 188828747f9bSPrabhakar Kushwaha #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21 188928747f9bSPrabhakar Kushwaha #else 1890a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL 0x00780000 1891a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19 189228747f9bSPrabhakar Kushwaha #endif /* if defined(CONFIG_P1010) */ 18930c955dafSDave Liu #endif 1894a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000 1895a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000 1896a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000 1897a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000 1898a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000 1899a47a12beSStefan Roese #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060 1900a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008 1901a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007 1902a47a12beSStefan Roese u32 pordbgmsr; /* POR debug mode status */ 1903a47a12beSStefan Roese u32 pordevsr2; /* POR I/O device status 2 */ 1904a47a12beSStefan Roese /* The 8544 RM says this is bit 26, but it's really bit 24 */ 1905a47a12beSStefan Roese #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080 1906a47a12beSStefan Roese u8 res1[8]; 1907a47a12beSStefan Roese u32 gpporcr; /* General-purpose POR configuration */ 1908a47a12beSStefan Roese u8 res2[12]; 1909a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1910a47a12beSStefan Roese u8 res3[12]; 1911a47a12beSStefan Roese #if defined(CONFIG_MPC8569) 1912a47a12beSStefan Roese u32 plppar1; /* Platform port pin assignment 1 */ 1913a47a12beSStefan Roese u32 plppar2; /* Platform port pin assignment 2 */ 1914a47a12beSStefan Roese u32 plpdir1; /* Platform port pin direction 1 */ 1915a47a12beSStefan Roese u32 plpdir2; /* Platform port pin direction 2 */ 1916a47a12beSStefan Roese #else 1917a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1918a47a12beSStefan Roese u8 res4[12]; 1919a47a12beSStefan Roese #endif 1920a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1921a47a12beSStefan Roese u8 res5[12]; 1922a47a12beSStefan Roese u32 pmuxcr; /* Alt. function signal multiplex control */ 19234b77047cSDipen Dudhat #if defined(CONFIG_P1010) || defined(CONFIG_P1014) 19244b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_0_1588 0x40000000 19254b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_0_RES 0xC0000000 19264b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_1_1588_TRIG 0x10000000 19274b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_1_GPIO_12 0x20000000 19284b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_1_RES 0x30000000 19294b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_2_DMA 0x04000000 19304b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_2_GPIO 0x08000000 19314b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_2_RES 0x0C000000 19324b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_3_RES 0x01000000 19334b77047cSDipen Dudhat #define MPC85xx_PMUXCR_TSEC1_3_GPIO_15 0x02000000 19344b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR16_SDHC 0x00400000 19354b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR16_USB 0x00800000 19364b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR16_IFC_CS2 0x00C00000 19374b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR17_18_SDHC 0x00100000 19384b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR17_18_USB 0x00200000 19394b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR17_18_DMA 0x00300000 19404b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR19_SDHC_DATA 0x00040000 19414b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR19_USB 0x00080000 19424b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR19_DMA 0x000C0000 19434b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR20_21_SDHC_DATA 0x00010000 19444b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR20_21_USB 0x00020000 19454b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR20_21_RES 0x00030000 19464b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR22_SDHC 0x00004000 19474b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR22_USB 0x00008000 19484b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR22_RES 0x0000C000 19494b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR23_SDHC 0x00001000 19504b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR23_USB 0x00002000 19514b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR23_RES 0x00003000 19524b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR24_SDHC 0x00000400 19534b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR24_USB 0x00000800 19544b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_ADDR24_RES 0x00000C00 19554b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_PAR_PERR_RES 0x00000300 19564b77047cSDipen Dudhat #define MPC85xx_PMUXCR_IFC_PAR_PERR_USB 0x00000200 19574b77047cSDipen Dudhat #define MPC85xx_PMUXCR_LCLK_RES 0x00000040 19584b77047cSDipen Dudhat #define MPC85xx_PMUXCR_LCLK_USB 0x00000080 19594b77047cSDipen Dudhat #define MPC85xx_PMUXCR_LCLK_IFC_CS3 0x000000C0 19604b77047cSDipen Dudhat #define MPC85xx_PMUXCR_SPI_RES 0x00000030 19614b77047cSDipen Dudhat #define MPC85xx_PMUXCR_SPI_GPIO 0x00000020 19624b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN1_UART 0x00000004 19634b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN1_TDM 0x00000008 19644b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN1_RES 0x0000000C 19654b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN2_UART 0x00000001 19664b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN2_TDM 0x00000002 19674b77047cSDipen Dudhat #define MPC85xx_PMUXCR_CAN2_RES 0x00000003 19684b77047cSDipen Dudhat #endif 1969a47a12beSStefan Roese #define MPC85xx_PMUXCR_SD_DATA 0x80000000 1970a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_CD 0x40000000 1971a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_WP 0x20000000 19722bad42a0SRamneek Mehresh #define MPC85xx_PMUXCR_ELBC_OFF_USB2_ON 0x01000000 19734aa8405cSZhao Chenhui #define MPC85xx_PMUXCR_TDM_ENA 0x00800000 1974a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE0 0x00008000 1975a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE1 0x00004000 1976a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE2 0x00002000 1977a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE3 0x00001000 1978a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE4 0x00000800 1979a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE5 0x00000400 1980a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE6 0x00000200 1981a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE7 0x00000100 1982a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE8 0x00000080 1983a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE9 0x00000040 1984a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE10 0x00000020 1985a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE11 0x00000010 1986a52d2f81SHaiying Wang #define MPC85xx_PMUXCR_QE12 0x00000008 1987b93f81a4SJiang Yutang #if defined(CONFIG_P1013) || defined(CONFIG_P1022) 1988b93f81a4SJiang Yutang #define MPC85xx_PMUXCR_TDM_MASK 0x0001cc00 1989b93f81a4SJiang Yutang #define MPC85xx_PMUXCR_TDM 0x00014800 1990b93f81a4SJiang Yutang #define MPC85xx_PMUXCR_SPI_MASK 0x00600000 1991b93f81a4SJiang Yutang #define MPC85xx_PMUXCR_SPI 0x00000000 1992b93f81a4SJiang Yutang #endif 19936e37a044STimur Tabi u32 pmuxcr2; /* Alt. function signal multiplex control 2 */ 19944b77047cSDipen Dudhat #if defined(CONFIG_P1010) || defined(CONFIG_P1014) 19954b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_UART_GPIO 0x40000000 19964b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_UART_TDM 0x80000000 19974b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_UART_RES 0xC0000000 19984b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_IRQ2_TRIG_IN 0x10000000 19994b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_IRQ2_RES 0x30000000 20004b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_IRQ3_SRESET 0x04000000 20014b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_IRQ3_RES 0x0C000000 20024b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO01_DRVVBUS 0x01000000 20034b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO01_RES 0x03000000 20044b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO23_CKSTP 0x00400000 20054b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO23_RES 0x00800000 20064b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO23_USB 0x00C00000 20074b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO4_MCP 0x00100000 20084b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO4_RES 0x00200000 20094b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO4_CLK_OUT 0x00300000 20104b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO5_UDE 0x00040000 20114b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_GPIO5_RES 0x00080000 20124b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_READY_ASLEEP 0x00020000 20134b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_DDR_ECC_MUX 0x00010000 20144b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_DEBUG_PORT_EXPOSE 0x00008000 20154b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_POST_EXPOSE 0x00004000 20164b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_DEBUG_MUX_SEL_USBPHY 0x00002000 20174b77047cSDipen Dudhat #define MPC85xx_PMUXCR2_PLL_LKDT_EXPOSE 0x00001000 20184b77047cSDipen Dudhat #endif 2019b93f81a4SJiang Yutang #if defined(CONFIG_P1013) || defined(CONFIG_P1022) 2020b93f81a4SJiang Yutang #define MPC85xx_PMUXCR2_ETSECUSB_MASK 0x001f1000 2021b93f81a4SJiang Yutang #define MPC85xx_PMUXCR2_USB 0x00150000 2022b93f81a4SJiang Yutang #endif 20236e37a044STimur Tabi u8 res6[8]; 2024a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 2025a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI1 0x80000000 2026a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI2 0x40000000 2027a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE 0x20000000 2028a47a12beSStefan Roese #define MPC85xx_DEVDISR_LBC 0x08000000 2029a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE2 0x04000000 2030a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE3 0x02000000 2031a47a12beSStefan Roese #define MPC85xx_DEVDISR_SEC 0x01000000 2032a47a12beSStefan Roese #define MPC85xx_DEVDISR_SRIO 0x00080000 2033a47a12beSStefan Roese #define MPC85xx_DEVDISR_RMSG 0x00040000 2034a47a12beSStefan Roese #define MPC85xx_DEVDISR_DDR 0x00010000 2035a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU 0x00008000 2036a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU 2037a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB 0x00004000 2038a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB 2039a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU1 0x00002000 2040a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB1 0x00001000 2041a47a12beSStefan Roese #define MPC85xx_DEVDISR_DMA 0x00000400 2042a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC1 0x00000080 2043a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC2 0x00000040 2044a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC3 0x00000020 2045a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC4 0x00000010 2046a47a12beSStefan Roese #define MPC85xx_DEVDISR_I2C 0x00000004 2047a47a12beSStefan Roese #define MPC85xx_DEVDISR_DUART 0x00000002 2048a47a12beSStefan Roese u8 res7[12]; 2049a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 2050a47a12beSStefan Roese u8 res8[12]; 2051a47a12beSStefan Roese u32 mcpsumr; /* Machine check summary */ 2052a47a12beSStefan Roese u8 res9[12]; 2053a47a12beSStefan Roese u32 pvr; /* Processor version */ 2054a47a12beSStefan Roese u32 svr; /* System version */ 2055a52d2f81SHaiying Wang u8 res10[8]; 2056a47a12beSStefan Roese u32 rstcr; /* Reset control */ 2057a47a12beSStefan Roese #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569) 2058a52d2f81SHaiying Wang u8 res11a[76]; 2059a47a12beSStefan Roese par_io_t qe_par_io[7]; 2060a52d2f81SHaiying Wang u8 res11b[1600]; 2061a52d2f81SHaiying Wang #elif defined(CONFIG_P1012) || defined(CONFIG_P1016) || \ 2062a52d2f81SHaiying Wang defined(CONFIG_P1021) || defined(CONFIG_P1025) 2063a52d2f81SHaiying Wang u8 res11a[12]; 2064a52d2f81SHaiying Wang u32 iovselsr; 2065a52d2f81SHaiying Wang u8 res11b[60]; 2066a52d2f81SHaiying Wang par_io_t qe_par_io[3]; 2067a52d2f81SHaiying Wang u8 res11c[1496]; 2068a47a12beSStefan Roese #else 2069a52d2f81SHaiying Wang u8 res11a[1868]; 2070a47a12beSStefan Roese #endif 20716e37a044STimur Tabi u32 clkdvdr; /* Clock Divide register */ 2072a52d2f81SHaiying Wang u8 res12[1532]; 2073a47a12beSStefan Roese u32 clkocr; /* Clock out select */ 2074a52d2f81SHaiying Wang u8 res13[12]; 2075a47a12beSStefan Roese u32 ddrdllcr; /* DDR DLL control */ 2076a52d2f81SHaiying Wang u8 res14[12]; 2077a47a12beSStefan Roese u32 lbcdllcr; /* LBC DLL control */ 2078a52d2f81SHaiying Wang u8 res15[248]; 2079a47a12beSStefan Roese u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */ 2080a47a12beSStefan Roese u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */ 2081a47a12beSStefan Roese u32 ddrioovcr; /* DDR IO Override Control */ 2082a47a12beSStefan Roese u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */ 2083a47a12beSStefan Roese u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */ 20844aa8405cSZhao Chenhui u8 res16[52]; 20854aa8405cSZhao Chenhui u32 sdhcdcr; /* SDHC debug control register */ 20864aa8405cSZhao Chenhui u8 res17[61592]; 2087a47a12beSStefan Roese } ccsr_gur_t; 2088a47a12beSStefan Roese #endif 2089a47a12beSStefan Roese 20904aa8405cSZhao Chenhui #define SDHCDCR_CD_INV 0x80000000 /* invert SDHC card detect */ 20914aa8405cSZhao Chenhui 2092a47a12beSStefan Roese typedef struct serdes_corenet { 2093a47a12beSStefan Roese struct { 2094a47a12beSStefan Roese u32 rstctl; /* Reset Control Register */ 2095a47a12beSStefan Roese #define SRDS_RSTCTL_RST 0x80000000 2096a47a12beSStefan Roese #define SRDS_RSTCTL_RSTDONE 0x40000000 2097a47a12beSStefan Roese #define SRDS_RSTCTL_RSTERR 0x20000000 20981231c498SKumar Gala #define SRDS_RSTCTL_SDPD 0x00000020 2099a47a12beSStefan Roese u32 pllcr0; /* PLL Control Register 0 */ 21001231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_MASK 0x30000000 21011231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 21021231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 21031231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 2104e02aea61SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 21051231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_MASK 0x00030000 21061231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 21071231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_6_25 0x00010000 2108a47a12beSStefan Roese u32 pllcr1; /* PLL Control Register 1 */ 2109a47a12beSStefan Roese #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 2110a47a12beSStefan Roese u32 res[5]; 2111a47a12beSStefan Roese } bank[3]; 2112a47a12beSStefan Roese u32 res1[12]; 2113a47a12beSStefan Roese u32 srdstcalcr; /* TX Calibration Control */ 2114a47a12beSStefan Roese u32 res2[3]; 2115a47a12beSStefan Roese u32 srdsrcalcr; /* RX Calibration Control */ 2116a47a12beSStefan Roese u32 res3[3]; 2117a47a12beSStefan Roese u32 srdsgr0; /* General Register 0 */ 2118a47a12beSStefan Roese u32 res4[11]; 2119a47a12beSStefan Roese u32 srdspccr0; /* Protocol Converter Config 0 */ 2120a47a12beSStefan Roese u32 srdspccr1; /* Protocol Converter Config 1 */ 2121a47a12beSStefan Roese u32 srdspccr2; /* Protocol Converter Config 2 */ 2122a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII1 0x00800000 2123a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII2 0x00400000 2124a47a12beSStefan Roese u32 res5[197]; 2125a47a12beSStefan Roese struct { 2126a47a12beSStefan Roese u32 gcr0; /* General Control Register 0 */ 2127a47a12beSStefan Roese #define SRDS_GCR0_RRST 0x00400000 2128a47a12beSStefan Roese #define SRDS_GCR0_1STLANE 0x00010000 2129a47a12beSStefan Roese u32 gcr1; /* General Control Register 1 */ 2130a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000 2131a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000 2132a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000 2133a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000 2134a47a12beSStefan Roese #define SRDS_GCR1_OPAD_CTL 0x04000000 2135a47a12beSStefan Roese u32 res1[4]; 2136a47a12beSStefan Roese u32 tecr0; /* TX Equalization Control Reg 0 */ 2137a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000 2138a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000 2139a47a12beSStefan Roese u32 res3; 2140a47a12beSStefan Roese u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */ 2141df8af0b4SEmil Medve #define SRDS_TTLCR0_FLT_SEL_MASK 0x3f000000 2142df8af0b4SEmil Medve #define SRDS_TTLCR0_PM_DIS 0x00004000 2143a47a12beSStefan Roese u32 res4[7]; 2144a47a12beSStefan Roese } lane[24]; 2145a47a12beSStefan Roese u32 res6[384]; 2146a47a12beSStefan Roese } serdes_corenet_t; 2147a47a12beSStefan Roese 2148a47a12beSStefan Roese enum { 2149a47a12beSStefan Roese FSL_SRDS_B1_LANE_A = 0, 2150a47a12beSStefan Roese FSL_SRDS_B1_LANE_B = 1, 2151a47a12beSStefan Roese FSL_SRDS_B1_LANE_C = 2, 2152a47a12beSStefan Roese FSL_SRDS_B1_LANE_D = 3, 2153a47a12beSStefan Roese FSL_SRDS_B1_LANE_E = 4, 2154a47a12beSStefan Roese FSL_SRDS_B1_LANE_F = 5, 2155a47a12beSStefan Roese FSL_SRDS_B1_LANE_G = 6, 2156a47a12beSStefan Roese FSL_SRDS_B1_LANE_H = 7, 2157a47a12beSStefan Roese FSL_SRDS_B1_LANE_I = 8, 2158a47a12beSStefan Roese FSL_SRDS_B1_LANE_J = 9, 2159a47a12beSStefan Roese FSL_SRDS_B2_LANE_A = 16, 2160a47a12beSStefan Roese FSL_SRDS_B2_LANE_B = 17, 2161a47a12beSStefan Roese FSL_SRDS_B2_LANE_C = 18, 2162a47a12beSStefan Roese FSL_SRDS_B2_LANE_D = 19, 2163a47a12beSStefan Roese FSL_SRDS_B3_LANE_A = 20, 2164a47a12beSStefan Roese FSL_SRDS_B3_LANE_B = 21, 2165a47a12beSStefan Roese FSL_SRDS_B3_LANE_C = 22, 2166a47a12beSStefan Roese FSL_SRDS_B3_LANE_D = 23, 2167a47a12beSStefan Roese }; 2168a47a12beSStefan Roese 216922f292c7SKim Phillips /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */ 217022f292c7SKim Phillips #if CONFIG_SYS_FSL_SEC_COMPAT >= 4 217122f292c7SKim Phillips typedef struct ccsr_sec { 21729ab87d04SKumar Gala u32 res0; 21739ab87d04SKumar Gala u32 mcfgr; /* Master CFG Register */ 21749ab87d04SKumar Gala u8 res1[0x8]; 21759ab87d04SKumar Gala struct { 21769ab87d04SKumar Gala u32 ms; /* Job Ring LIODN Register, MS */ 21779ab87d04SKumar Gala u32 ls; /* Job Ring LIODN Register, LS */ 2178ed062e0fSKumar Gala } jrliodnr[4]; 21799ab87d04SKumar Gala u8 res2[0x30]; 21809ab87d04SKumar Gala struct { 21819ab87d04SKumar Gala u32 ms; /* RTIC LIODN Register, MS */ 21829ab87d04SKumar Gala u32 ls; /* RTIC LIODN Register, LS */ 21839ab87d04SKumar Gala } rticliodnr[4]; 21849ab87d04SKumar Gala u8 res3[0x1c]; 21859ab87d04SKumar Gala u32 decorr; /* DECO Request Register */ 21869ab87d04SKumar Gala struct { 21879ab87d04SKumar Gala u32 ms; /* DECO LIODN Register, MS */ 21889ab87d04SKumar Gala u32 ls; /* DECO LIODN Register, LS */ 21899ab87d04SKumar Gala } decoliodnr[5]; 21909ab87d04SKumar Gala u8 res4[0x58]; 21919ab87d04SKumar Gala u32 dar; /* DECO Avail Register */ 21929ab87d04SKumar Gala u32 drr; /* DECO Reset Register */ 21939ab87d04SKumar Gala u8 res5[0xe78]; 219422f292c7SKim Phillips u32 crnr_ms; /* CHA Revision Number Register, MS */ 219522f292c7SKim Phillips u32 crnr_ls; /* CHA Revision Number Register, LS */ 219622f292c7SKim Phillips u32 ctpr_ms; /* Compile Time Parameters Register, MS */ 219722f292c7SKim Phillips u32 ctpr_ls; /* Compile Time Parameters Register, LS */ 21989ab87d04SKumar Gala u8 res6[0x10]; 219922f292c7SKim Phillips u32 far_ms; /* Fault Address Register, MS */ 220022f292c7SKim Phillips u32 far_ls; /* Fault Address Register, LS */ 220122f292c7SKim Phillips u32 falr; /* Fault Address LIODN Register */ 220222f292c7SKim Phillips u32 fadr; /* Fault Address Detail Register */ 22039ab87d04SKumar Gala u8 res7[0x4]; 220422f292c7SKim Phillips u32 csta; /* CAAM Status Register */ 22059ab87d04SKumar Gala u8 res8[0x8]; 220622f292c7SKim Phillips u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/ 220722f292c7SKim Phillips u32 ccbvid; /* CHA Cluster Block Version ID Register */ 220822f292c7SKim Phillips u32 chavid_ms; /* CHA Version ID Register, MS */ 220922f292c7SKim Phillips u32 chavid_ls; /* CHA Version ID Register, LS */ 221022f292c7SKim Phillips u32 chanum_ms; /* CHA Number Register, MS */ 22119ab87d04SKumar Gala u32 chanum_ls; /* CHA Number Register, LS */ 22129ab87d04SKumar Gala u32 secvid_ms; /* SEC Version ID Register, MS */ 22139ab87d04SKumar Gala u32 secvid_ls; /* SEC Version ID Register, LS */ 22149ab87d04SKumar Gala u8 res9[0x6020]; 22159ab87d04SKumar Gala u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */ 22169ab87d04SKumar Gala u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */ 22179ab87d04SKumar Gala u8 res10[0x8fd8]; 22189ab87d04SKumar Gala } ccsr_sec_t; 22199ab87d04SKumar Gala 22209ab87d04SKumar Gala #define SEC_CTPR_MS_AXI_LIODN 0x08000000 22219ab87d04SKumar Gala #define SEC_CTPR_MS_QI 0x02000000 22229ab87d04SKumar Gala #define SEC_RVID_MA 0x0f000000 2223ed062e0fSKumar Gala #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000 2224ed062e0fSKumar Gala #define SEC_CHANUM_MS_JRNUM_SHIFT 28 222522f292c7SKim Phillips #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000 222622f292c7SKim Phillips #define SEC_CHANUM_MS_DECONUM_SHIFT 24 222722f292c7SKim Phillips #endif 222822f292c7SKim Phillips 22299ab87d04SKumar Gala typedef struct ccsr_qman { 22309ab87d04SKumar Gala struct { 22319ab87d04SKumar Gala u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */ 22329ab87d04SKumar Gala u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */ 22339ab87d04SKumar Gala u32 res; 22349ab87d04SKumar Gala u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg */ 22359ab87d04SKumar Gala } qcsp[32]; 22369ab87d04SKumar Gala 22379ab87d04SKumar Gala /* Not actually reserved, but irrelevant to u-boot */ 22389ab87d04SKumar Gala u8 res[0xbf8 - 0x200]; 22399ab87d04SKumar Gala u32 ip_rev_1; 22409ab87d04SKumar Gala u32 ip_rev_2; 22419ab87d04SKumar Gala u32 fqd_bare; /* FQD Extended Base Addr Register */ 22429ab87d04SKumar Gala u32 fqd_bar; /* FQD Base Addr Register */ 22439ab87d04SKumar Gala u8 res1[0x8]; 22449ab87d04SKumar Gala u32 fqd_ar; /* FQD Attributes Register */ 22459ab87d04SKumar Gala u8 res2[0xc]; 22469ab87d04SKumar Gala u32 pfdr_bare; /* PFDR Extended Base Addr Register */ 22479ab87d04SKumar Gala u32 pfdr_bar; /* PFDR Base Addr Register */ 22489ab87d04SKumar Gala u8 res3[0x8]; 22499ab87d04SKumar Gala u32 pfdr_ar; /* PFDR Attributes Register */ 22509ab87d04SKumar Gala u8 res4[0x4c]; 22519ab87d04SKumar Gala u32 qcsp_bare; /* QCSP Extended Base Addr Register */ 22529ab87d04SKumar Gala u32 qcsp_bar; /* QCSP Base Addr Register */ 22539ab87d04SKumar Gala u8 res5[0x78]; 22549ab87d04SKumar Gala u32 ci_sched_cfg; /* Initiator Scheduling Configuration */ 22559ab87d04SKumar Gala u32 srcidr; /* Source ID Register */ 22569ab87d04SKumar Gala u32 liodnr; /* LIODN Register */ 22579ab87d04SKumar Gala u8 res6[4]; 22589ab87d04SKumar Gala u32 ci_rlm_cfg; /* Initiator Read Latency Monitor Cfg */ 22599ab87d04SKumar Gala u32 ci_rlm_avg; /* Initiator Read Latency Monitor Avg */ 22609ab87d04SKumar Gala u8 res7[0x2e8]; 22619ab87d04SKumar Gala } ccsr_qman_t; 22629ab87d04SKumar Gala 22639ab87d04SKumar Gala typedef struct ccsr_bman { 22649ab87d04SKumar Gala /* Not actually reserved, but irrelevant to u-boot */ 22659ab87d04SKumar Gala u8 res[0xbf8]; 22669ab87d04SKumar Gala u32 ip_rev_1; 22679ab87d04SKumar Gala u32 ip_rev_2; 22689ab87d04SKumar Gala u32 fbpr_bare; /* FBPR Extended Base Addr Register */ 22699ab87d04SKumar Gala u32 fbpr_bar; /* FBPR Base Addr Register */ 22709ab87d04SKumar Gala u8 res1[0x8]; 22719ab87d04SKumar Gala u32 fbpr_ar; /* FBPR Attributes Register */ 22729ab87d04SKumar Gala u8 res2[0xf0]; 22739ab87d04SKumar Gala u32 srcidr; /* Source ID Register */ 22749ab87d04SKumar Gala u32 liodnr; /* LIODN Register */ 22759ab87d04SKumar Gala u8 res7[0x2f4]; 22769ab87d04SKumar Gala } ccsr_bman_t; 22779ab87d04SKumar Gala 22789ab87d04SKumar Gala typedef struct ccsr_pme { 22799ab87d04SKumar Gala u8 res0[0x804]; 22809ab87d04SKumar Gala u32 liodnbr; /* LIODN Base Register */ 22819ab87d04SKumar Gala u8 res1[0x1f8]; 22829ab87d04SKumar Gala u32 srcidr; /* Source ID Register */ 22839ab87d04SKumar Gala u8 res2[8]; 22849ab87d04SKumar Gala u32 liodnr; /* LIODN Register */ 22859ab87d04SKumar Gala u8 res3[0x1e8]; 22869ab87d04SKumar Gala u32 pm_ip_rev_1; /* PME IP Block Revision Reg 1*/ 22879ab87d04SKumar Gala u32 pm_ip_rev_2; /* PME IP Block Revision Reg 1*/ 22889ab87d04SKumar Gala u8 res4[0x400]; 22899ab87d04SKumar Gala } ccsr_pme_t; 22909ab87d04SKumar Gala 2291*86221f09SRoy Zang typedef struct ccsr_usb_phy { 2292*86221f09SRoy Zang u8 res0[0x18]; 2293*86221f09SRoy Zang u32 usb_enable_override; 2294*86221f09SRoy Zang u8 res[0xe4]; 2295*86221f09SRoy Zang } ccsr_usb_phy_t; 2296*86221f09SRoy Zang #define CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE 1 2297*86221f09SRoy Zang 2298a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 2299a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000 2300a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x8000 2301a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x9000 2302a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000 2303a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000 2304a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000 2305a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000 23069ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_DMA1_OFFSET 0x100000 23079ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_DMA2_OFFSET 0x101000 23089ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_DMA_OFFSET CONFIG_SYS_MPC85xx_DMA1_OFFSET 2309a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000 2310a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000 2311a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000 2312a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000 23139ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x200000 23149ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x201000 23159ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x202000 23169ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x203000 23179ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x210000 23189ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x211000 23199ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_USB_OFFSET CONFIG_SYS_MPC85xx_USB1_OFFSET 2320*86221f09SRoy Zang #define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000 2321*86221f09SRoy Zang #define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100 23229ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x220000 23239ab87d04SKumar Gala #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x221000 232422f292c7SKim Phillips #define CONFIG_SYS_FSL_SEC_OFFSET 0x300000 23259ab87d04SKumar Gala #define CONFIG_SYS_FSL_CORENET_PME_OFFSET 0x316000 232624995d82SHaiying Wang #define CONFIG_SYS_FSL_QMAN_OFFSET 0x318000 232724995d82SHaiying Wang #define CONFIG_SYS_FSL_BMAN_OFFSET 0x31a000 23289ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_OFFSET 0x400000 23299ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x488000 23309ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x489000 23319ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0x48a000 23329ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0x48b000 23339ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0x48c000 23349ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_RX0_10G_OFFSET 0x490000 23359ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x4e0000 23369ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_OFFSET 0x500000 23379ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX0_1G_OFFSET 0x588000 23389ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX1_1G_OFFSET 0x589000 23399ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX2_1G_OFFSET 0x58a000 23409ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX3_1G_OFFSET 0x58b000 23419ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX4_1G_OFFSET 0x58c000 23429ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_RX0_10G_OFFSET 0x590000 2343a47a12beSStefan Roese #else 2344a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000 2345a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x2000 2346a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000 2347a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x6000 2348a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000 234999d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCI1_OFFSET 0x8000 2350a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000 235199d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCI2_OFFSET 0x9000 2352a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000 235399d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0xa000 235499d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x9000 235599d9c07eSKumar Gala #if defined(CONFIG_MPC8572) || defined(CONFIG_P2020) 235699d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x8000 235799d9c07eSKumar Gala #else 235899d9c07eSKumar Gala #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0xb000 235999d9c07eSKumar Gala #endif 2360a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000 2361a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000 2362a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000 2363d789b5f5SDipen Dudhat #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x1e000 2364a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000 2365a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000 2366a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000 2367a47a12beSStefan Roese #ifdef CONFIG_TSECV2 2368a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0xB0000 2369a47a12beSStefan Roese #else 2370a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0x24000 2371a47a12beSStefan Roese #endif 2372a47a12beSStefan Roese #define CONFIG_SYS_MDIO1_OFFSET 0x24000 2373a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000 2374a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100 2375a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000 2376a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000 237767a719daSRoy Zang #define CONFIG_SYS_FSL_QMAN_OFFSET 0x88000 237867a719daSRoy Zang #define CONFIG_SYS_FSL_BMAN_OFFSET 0x8a000 237967a719daSRoy Zang #define CONFIG_SYS_FSL_FM1_OFFSET 0x100000 238067a719daSRoy Zang #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x188000 238167a719daSRoy Zang #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x189000 238267a719daSRoy Zang #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x1e0000 2383a47a12beSStefan Roese #endif 2384a47a12beSStefan Roese 2385a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000 2386a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000 2387a47a12beSStefan Roese 2388a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_ADDR \ 2389a47a12beSStefan Roese (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET) 239024995d82SHaiying Wang #define CONFIG_SYS_FSL_QMAN_ADDR \ 239124995d82SHaiying Wang (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_QMAN_OFFSET) 239224995d82SHaiying Wang #define CONFIG_SYS_FSL_BMAN_ADDR \ 239324995d82SHaiying Wang (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_BMAN_OFFSET) 23949ab87d04SKumar Gala #define CONFIG_SYS_FSL_CORENET_PME_ADDR \ 23959ab87d04SKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_PME_OFFSET) 2396a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_ADDR \ 2397a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET) 2398a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \ 2399a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET) 2400a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \ 2401a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET) 2402a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \ 2403a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET) 2404a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_ADDR \ 2405a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) 2406a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_ADDR \ 2407a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET) 2408a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_ADDR \ 2409a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET) 2410f51cdaf1SBecky Bruce #define CONFIG_SYS_LBC_ADDR \ 2411a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET) 2412d789b5f5SDipen Dudhat #define CONFIG_SYS_IFC_ADDR \ 2413d789b5f5SDipen Dudhat (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_IFC_OFFSET) 2414a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_ADDR \ 2415a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET) 2416a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_ADDR \ 2417a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET) 2418a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \ 2419a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET) 2420a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_ADDR \ 2421a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET) 2422a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_ADDR \ 2423a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET) 2424a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_ADDR \ 2425a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET) 2426a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_ADDR \ 2427a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET) 2428a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_ADDR \ 2429a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET) 2430a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \ 2431a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET) 2432680c613aSKim Phillips #define CONFIG_SYS_MPC8xxx_PIC_ADDR \ 2433a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET) 2434a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_ADDR \ 2435a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET) 2436a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \ 243717028be2SPrabhakar (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES1_OFFSET) 2438a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \ 2439a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 2440a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \ 2441a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET) 2442a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_ADDR \ 2443a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET) 2444*86221f09SRoy Zang #define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \ 2445*86221f09SRoy Zang (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET) 2446*86221f09SRoy Zang #define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \ 2447*86221f09SRoy Zang (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET) 244822f292c7SKim Phillips #define CONFIG_SYS_FSL_SEC_ADDR \ 244922f292c7SKim Phillips (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) 24509ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_ADDR \ 24519ab87d04SKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET) 24529ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \ 24539ab87d04SKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET) 24549ab87d04SKumar Gala #define CONFIG_SYS_FSL_FM2_ADDR \ 24559ab87d04SKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM2_OFFSET) 2456a47a12beSStefan Roese 245799d9c07eSKumar Gala #define CONFIG_SYS_PCI1_ADDR \ 245899d9c07eSKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI1_OFFSET) 245999d9c07eSKumar Gala #define CONFIG_SYS_PCI2_ADDR \ 246099d9c07eSKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI2_OFFSET) 246199d9c07eSKumar Gala #define CONFIG_SYS_PCIE1_ADDR \ 246299d9c07eSKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE1_OFFSET) 246399d9c07eSKumar Gala #define CONFIG_SYS_PCIE2_ADDR \ 246499d9c07eSKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE2_OFFSET) 246599d9c07eSKumar Gala #define CONFIG_SYS_PCIE3_ADDR \ 246699d9c07eSKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE3_OFFSET) 24679ab87d04SKumar Gala #define CONFIG_SYS_PCIE4_ADDR \ 24689ab87d04SKumar Gala (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE4_OFFSET) 246999d9c07eSKumar Gala 2470a47a12beSStefan Roese #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 2471a47a12beSStefan Roese #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) 2472a47a12beSStefan Roese 2473a47a12beSStefan Roese #endif /*__IMMAP_85xx__*/ 2474