1a47a12beSStefan Roese /* 2a47a12beSStefan Roese * MPC85xx Internal Memory Map 3a47a12beSStefan Roese * 4*1231c498SKumar Gala * Copyright 2007-2010 Freescale Semiconductor, Inc. 5a47a12beSStefan Roese * 6a47a12beSStefan Roese * Copyright(c) 2002,2003 Motorola Inc. 7a47a12beSStefan Roese * Xianghua Xiao (x.xiao@motorola.com) 8a47a12beSStefan Roese * 9a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 10a47a12beSStefan Roese * project. 11a47a12beSStefan Roese * 12a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 13a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 14a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 15a47a12beSStefan Roese * the License, or (at your option) any later version. 16a47a12beSStefan Roese * 17a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 18a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a47a12beSStefan Roese * GNU General Public License for more details. 21a47a12beSStefan Roese * 22a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 23a47a12beSStefan Roese * along with this program; if not, write to the Free Software 24a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a47a12beSStefan Roese * MA 02111-1307 USA 26a47a12beSStefan Roese */ 27a47a12beSStefan Roese 28a47a12beSStefan Roese #ifndef __IMMAP_85xx__ 29a47a12beSStefan Roese #define __IMMAP_85xx__ 30a47a12beSStefan Roese 31a47a12beSStefan Roese #include <asm/types.h> 32a47a12beSStefan Roese #include <asm/fsl_dma.h> 33a47a12beSStefan Roese #include <asm/fsl_i2c.h> 34a47a12beSStefan Roese #include <asm/fsl_lbc.h> 35a47a12beSStefan Roese 36a47a12beSStefan Roese typedef struct ccsr_local { 37a47a12beSStefan Roese u32 ccsrbarh; /* CCSR Base Addr High */ 38a47a12beSStefan Roese u32 ccsrbarl; /* CCSR Base Addr Low */ 39a47a12beSStefan Roese u32 ccsrar; /* CCSR Attr */ 40a47a12beSStefan Roese #define CCSRAR_C 0x80000000 /* Commit */ 41a47a12beSStefan Roese u8 res1[4]; 42a47a12beSStefan Roese u32 altcbarh; /* Alternate Configuration Base Addr High */ 43a47a12beSStefan Roese u32 altcbarl; /* Alternate Configuration Base Addr Low */ 44a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 45a47a12beSStefan Roese u8 res2[4]; 46a47a12beSStefan Roese u32 bstrh; /* Boot space translation high */ 47a47a12beSStefan Roese u32 bstrl; /* Boot space translation Low */ 48a47a12beSStefan Roese u32 bstrar; /* Boot space translation attributes */ 49a47a12beSStefan Roese u8 res3[0xbd4]; 50a47a12beSStefan Roese struct { 51a47a12beSStefan Roese u32 lawbarh; /* LAWn base addr high */ 52a47a12beSStefan Roese u32 lawbarl; /* LAWn base addr low */ 53a47a12beSStefan Roese u32 lawar; /* LAWn attributes */ 54a47a12beSStefan Roese u8 res4[4]; 55a47a12beSStefan Roese } law[32]; 56a47a12beSStefan Roese u8 res35[0x204]; 57a47a12beSStefan Roese } ccsr_local_t; 58a47a12beSStefan Roese 59a47a12beSStefan Roese /* Local-Access Registers & ECM Registers */ 60a47a12beSStefan Roese typedef struct ccsr_local_ecm { 61a47a12beSStefan Roese u32 ccsrbar; /* CCSR Base Addr */ 62a47a12beSStefan Roese u8 res1[4]; 63a47a12beSStefan Roese u32 altcbar; /* Alternate Configuration Base Addr */ 64a47a12beSStefan Roese u8 res2[4]; 65a47a12beSStefan Roese u32 altcar; /* Alternate Configuration Attr */ 66a47a12beSStefan Roese u8 res3[12]; 67a47a12beSStefan Roese u32 bptr; /* Boot Page Translation */ 68a47a12beSStefan Roese u8 res4[3044]; 69a47a12beSStefan Roese u32 lawbar0; /* Local Access Window 0 Base Addr */ 70a47a12beSStefan Roese u8 res5[4]; 71a47a12beSStefan Roese u32 lawar0; /* Local Access Window 0 Attrs */ 72a47a12beSStefan Roese u8 res6[20]; 73a47a12beSStefan Roese u32 lawbar1; /* Local Access Window 1 Base Addr */ 74a47a12beSStefan Roese u8 res7[4]; 75a47a12beSStefan Roese u32 lawar1; /* Local Access Window 1 Attrs */ 76a47a12beSStefan Roese u8 res8[20]; 77a47a12beSStefan Roese u32 lawbar2; /* Local Access Window 2 Base Addr */ 78a47a12beSStefan Roese u8 res9[4]; 79a47a12beSStefan Roese u32 lawar2; /* Local Access Window 2 Attrs */ 80a47a12beSStefan Roese u8 res10[20]; 81a47a12beSStefan Roese u32 lawbar3; /* Local Access Window 3 Base Addr */ 82a47a12beSStefan Roese u8 res11[4]; 83a47a12beSStefan Roese u32 lawar3; /* Local Access Window 3 Attrs */ 84a47a12beSStefan Roese u8 res12[20]; 85a47a12beSStefan Roese u32 lawbar4; /* Local Access Window 4 Base Addr */ 86a47a12beSStefan Roese u8 res13[4]; 87a47a12beSStefan Roese u32 lawar4; /* Local Access Window 4 Attrs */ 88a47a12beSStefan Roese u8 res14[20]; 89a47a12beSStefan Roese u32 lawbar5; /* Local Access Window 5 Base Addr */ 90a47a12beSStefan Roese u8 res15[4]; 91a47a12beSStefan Roese u32 lawar5; /* Local Access Window 5 Attrs */ 92a47a12beSStefan Roese u8 res16[20]; 93a47a12beSStefan Roese u32 lawbar6; /* Local Access Window 6 Base Addr */ 94a47a12beSStefan Roese u8 res17[4]; 95a47a12beSStefan Roese u32 lawar6; /* Local Access Window 6 Attrs */ 96a47a12beSStefan Roese u8 res18[20]; 97a47a12beSStefan Roese u32 lawbar7; /* Local Access Window 7 Base Addr */ 98a47a12beSStefan Roese u8 res19[4]; 99a47a12beSStefan Roese u32 lawar7; /* Local Access Window 7 Attrs */ 100a47a12beSStefan Roese u8 res19_8a[20]; 101a47a12beSStefan Roese u32 lawbar8; /* Local Access Window 8 Base Addr */ 102a47a12beSStefan Roese u8 res19_8b[4]; 103a47a12beSStefan Roese u32 lawar8; /* Local Access Window 8 Attrs */ 104a47a12beSStefan Roese u8 res19_9a[20]; 105a47a12beSStefan Roese u32 lawbar9; /* Local Access Window 9 Base Addr */ 106a47a12beSStefan Roese u8 res19_9b[4]; 107a47a12beSStefan Roese u32 lawar9; /* Local Access Window 9 Attrs */ 108a47a12beSStefan Roese u8 res19_10a[20]; 109a47a12beSStefan Roese u32 lawbar10; /* Local Access Window 10 Base Addr */ 110a47a12beSStefan Roese u8 res19_10b[4]; 111a47a12beSStefan Roese u32 lawar10; /* Local Access Window 10 Attrs */ 112a47a12beSStefan Roese u8 res19_11a[20]; 113a47a12beSStefan Roese u32 lawbar11; /* Local Access Window 11 Base Addr */ 114a47a12beSStefan Roese u8 res19_11b[4]; 115a47a12beSStefan Roese u32 lawar11; /* Local Access Window 11 Attrs */ 116a47a12beSStefan Roese u8 res20[652]; 117a47a12beSStefan Roese u32 eebacr; /* ECM CCB Addr Configuration */ 118a47a12beSStefan Roese u8 res21[12]; 119a47a12beSStefan Roese u32 eebpcr; /* ECM CCB Port Configuration */ 120a47a12beSStefan Roese u8 res22[3564]; 121a47a12beSStefan Roese u32 eedr; /* ECM Error Detect */ 122a47a12beSStefan Roese u8 res23[4]; 123a47a12beSStefan Roese u32 eeer; /* ECM Error Enable */ 124a47a12beSStefan Roese u32 eeatr; /* ECM Error Attrs Capture */ 125a47a12beSStefan Roese u32 eeadr; /* ECM Error Addr Capture */ 126a47a12beSStefan Roese u8 res24[492]; 127a47a12beSStefan Roese } ccsr_local_ecm_t; 128a47a12beSStefan Roese 129a47a12beSStefan Roese /* DDR memory controller registers */ 130a47a12beSStefan Roese typedef struct ccsr_ddr { 131a47a12beSStefan Roese u32 cs0_bnds; /* Chip Select 0 Memory Bounds */ 132a47a12beSStefan Roese u8 res1[4]; 133a47a12beSStefan Roese u32 cs1_bnds; /* Chip Select 1 Memory Bounds */ 134a47a12beSStefan Roese u8 res2[4]; 135a47a12beSStefan Roese u32 cs2_bnds; /* Chip Select 2 Memory Bounds */ 136a47a12beSStefan Roese u8 res3[4]; 137a47a12beSStefan Roese u32 cs3_bnds; /* Chip Select 3 Memory Bounds */ 138a47a12beSStefan Roese u8 res4[100]; 139a47a12beSStefan Roese u32 cs0_config; /* Chip Select Configuration */ 140a47a12beSStefan Roese u32 cs1_config; /* Chip Select Configuration */ 141a47a12beSStefan Roese u32 cs2_config; /* Chip Select Configuration */ 142a47a12beSStefan Roese u32 cs3_config; /* Chip Select Configuration */ 143a47a12beSStefan Roese u8 res4a[48]; 144a47a12beSStefan Roese u32 cs0_config_2; /* Chip Select Configuration 2 */ 145a47a12beSStefan Roese u32 cs1_config_2; /* Chip Select Configuration 2 */ 146a47a12beSStefan Roese u32 cs2_config_2; /* Chip Select Configuration 2 */ 147a47a12beSStefan Roese u32 cs3_config_2; /* Chip Select Configuration 2 */ 148a47a12beSStefan Roese u8 res5[48]; 149a47a12beSStefan Roese u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */ 150a47a12beSStefan Roese u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */ 151a47a12beSStefan Roese u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */ 152a47a12beSStefan Roese u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */ 153a47a12beSStefan Roese u32 sdram_cfg; /* SDRAM Control Configuration */ 154a47a12beSStefan Roese u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */ 155a47a12beSStefan Roese u32 sdram_mode; /* SDRAM Mode Configuration */ 156a47a12beSStefan Roese u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */ 157a47a12beSStefan Roese u32 sdram_md_cntl; /* SDRAM Mode Control */ 158a47a12beSStefan Roese u32 sdram_interval; /* SDRAM Interval Configuration */ 159a47a12beSStefan Roese u32 sdram_data_init; /* SDRAM Data initialization */ 160a47a12beSStefan Roese u8 res6[4]; 161a47a12beSStefan Roese u32 sdram_clk_cntl; /* SDRAM Clock Control */ 162a47a12beSStefan Roese u8 res7[20]; 163a47a12beSStefan Roese u32 init_addr; /* training init addr */ 164a47a12beSStefan Roese u32 init_ext_addr; /* training init extended addr */ 165a47a12beSStefan Roese u8 res8_1[16]; 166a47a12beSStefan Roese u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */ 167a47a12beSStefan Roese u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ 168a47a12beSStefan Roese u8 reg8_1a[8]; 169a47a12beSStefan Roese u32 ddr_zq_cntl; /* ZQ calibration control*/ 170a47a12beSStefan Roese u32 ddr_wrlvl_cntl; /* write leveling control*/ 171a47a12beSStefan Roese u8 reg8_1aa[4]; 172a47a12beSStefan Roese u32 ddr_sr_cntr; /* self refresh counter */ 173a47a12beSStefan Roese u32 ddr_sdram_rcw_1; /* Control Words 1 */ 174a47a12beSStefan Roese u32 ddr_sdram_rcw_2; /* Control Words 2 */ 175a47a12beSStefan Roese u8 res8_1b[2456]; 176a47a12beSStefan Roese u32 ddr_dsr1; /* Debug Status 1 */ 177a47a12beSStefan Roese u32 ddr_dsr2; /* Debug Status 2 */ 178a47a12beSStefan Roese u32 ddr_cdr1; /* Control Driver 1 */ 179a47a12beSStefan Roese u32 ddr_cdr2; /* Control Driver 2 */ 180a47a12beSStefan Roese u8 res8_1c[200]; 181a47a12beSStefan Roese u32 ip_rev1; /* IP Block Revision 1 */ 182a47a12beSStefan Roese u32 ip_rev2; /* IP Block Revision 2 */ 183a47a12beSStefan Roese u8 res8_2[512]; 184a47a12beSStefan Roese u32 data_err_inject_hi; /* Data Path Err Injection Mask High */ 185a47a12beSStefan Roese u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */ 186a47a12beSStefan Roese u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */ 187a47a12beSStefan Roese u8 res9[20]; 188a47a12beSStefan Roese u32 capture_data_hi; /* Data Path Read Capture High */ 189a47a12beSStefan Roese u32 capture_data_lo; /* Data Path Read Capture Low */ 190a47a12beSStefan Roese u32 capture_ecc; /* Data Path Read Capture ECC */ 191a47a12beSStefan Roese u8 res10[20]; 192a47a12beSStefan Roese u32 err_detect; /* Error Detect */ 193a47a12beSStefan Roese u32 err_disable; /* Error Disable */ 194a47a12beSStefan Roese u32 err_int_en; 195a47a12beSStefan Roese u32 capture_attributes; /* Error Attrs Capture */ 196a47a12beSStefan Roese u32 capture_address; /* Error Addr Capture */ 197a47a12beSStefan Roese u32 capture_ext_address; /* Error Extended Addr Capture */ 198a47a12beSStefan Roese u32 err_sbe; /* Single-Bit ECC Error Management */ 199a47a12beSStefan Roese u8 res11[164]; 200a47a12beSStefan Roese u32 debug_1; 201a47a12beSStefan Roese u32 debug_2; 202a47a12beSStefan Roese u32 debug_3; 203a47a12beSStefan Roese u32 debug_4; 204a47a12beSStefan Roese u32 debug_5; 205a47a12beSStefan Roese u32 debug_6; 206a47a12beSStefan Roese u32 debug_7; 207a47a12beSStefan Roese u32 debug_8; 208a47a12beSStefan Roese u32 debug_9; 209a47a12beSStefan Roese u32 debug_10; 210a47a12beSStefan Roese u32 debug_11; 211a47a12beSStefan Roese u32 debug_12; 212a47a12beSStefan Roese u32 debug_13; 213a47a12beSStefan Roese u32 debug_14; 214a47a12beSStefan Roese u32 debug_15; 215a47a12beSStefan Roese u32 debug_16; 216a47a12beSStefan Roese u32 debug_17; 217a47a12beSStefan Roese u32 debug_18; 218a47a12beSStefan Roese u8 res12[184]; 219a47a12beSStefan Roese } ccsr_ddr_t; 220a47a12beSStefan Roese 221a47a12beSStefan Roese /* I2C Registers */ 222a47a12beSStefan Roese typedef struct ccsr_i2c { 223a47a12beSStefan Roese struct fsl_i2c i2c[1]; 224a47a12beSStefan Roese u8 res[4096 - 1 * sizeof(struct fsl_i2c)]; 225a47a12beSStefan Roese } ccsr_i2c_t; 226a47a12beSStefan Roese 227a47a12beSStefan Roese #if defined(CONFIG_MPC8540) \ 228a47a12beSStefan Roese || defined(CONFIG_MPC8541) \ 229a47a12beSStefan Roese || defined(CONFIG_MPC8548) \ 230a47a12beSStefan Roese || defined(CONFIG_MPC8555) 231a47a12beSStefan Roese /* DUART Registers */ 232a47a12beSStefan Roese typedef struct ccsr_duart { 233a47a12beSStefan Roese u8 res1[1280]; 234a47a12beSStefan Roese /* URBR1, UTHR1, UDLB1 with the same addr */ 235a47a12beSStefan Roese u8 urbr1_uthr1_udlb1; 236a47a12beSStefan Roese /* UIER1, UDMB1 with the same addr01 */ 237a47a12beSStefan Roese u8 uier1_udmb1; 238a47a12beSStefan Roese /* UIIR1, UFCR1, UAFR1 with the same addr */ 239a47a12beSStefan Roese u8 uiir1_ufcr1_uafr1; 240a47a12beSStefan Roese u8 ulcr1; /* UART1 Line Control */ 241a47a12beSStefan Roese u8 umcr1; /* UART1 Modem Control */ 242a47a12beSStefan Roese u8 ulsr1; /* UART1 Line Status */ 243a47a12beSStefan Roese u8 umsr1; /* UART1 Modem Status */ 244a47a12beSStefan Roese u8 uscr1; /* UART1 Scratch */ 245a47a12beSStefan Roese u8 res2[8]; 246a47a12beSStefan Roese u8 udsr1; /* UART1 DMA Status */ 247a47a12beSStefan Roese u8 res3[239]; 248a47a12beSStefan Roese /* URBR2, UTHR2, UDLB2 with the same addr */ 249a47a12beSStefan Roese u8 urbr2_uthr2_udlb2; 250a47a12beSStefan Roese /* UIER2, UDMB2 with the same addr */ 251a47a12beSStefan Roese u8 uier2_udmb2; 252a47a12beSStefan Roese /* UIIR2, UFCR2, UAFR2 with the same addr */ 253a47a12beSStefan Roese u8 uiir2_ufcr2_uafr2; 254a47a12beSStefan Roese u8 ulcr2; /* UART2 Line Control */ 255a47a12beSStefan Roese u8 umcr2; /* UART2 Modem Control */ 256a47a12beSStefan Roese u8 ulsr2; /* UART2 Line Status */ 257a47a12beSStefan Roese u8 umsr2; /* UART2 Modem Status */ 258a47a12beSStefan Roese u8 uscr2; /* UART2 Scratch */ 259a47a12beSStefan Roese u8 res4[8]; 260a47a12beSStefan Roese u8 udsr2; /* UART2 DMA Status */ 261a47a12beSStefan Roese u8 res5[2543]; 262a47a12beSStefan Roese } ccsr_duart_t; 263a47a12beSStefan Roese #else /* MPC8560 uses UART on its CPM */ 264a47a12beSStefan Roese typedef struct ccsr_duart { 265a47a12beSStefan Roese u8 res[4096]; 266a47a12beSStefan Roese } ccsr_duart_t; 267a47a12beSStefan Roese #endif 268a47a12beSStefan Roese 269a47a12beSStefan Roese /* Local Bus Controller Registers */ 270a47a12beSStefan Roese typedef struct ccsr_lbc { 271a47a12beSStefan Roese u32 br0; /* LBC Base 0 */ 272a47a12beSStefan Roese u32 or0; /* LBC Options 0 */ 273a47a12beSStefan Roese u32 br1; /* LBC Base 1 */ 274a47a12beSStefan Roese u32 or1; /* LBC Options 1 */ 275a47a12beSStefan Roese u32 br2; /* LBC Base 2 */ 276a47a12beSStefan Roese u32 or2; /* LBC Options 2 */ 277a47a12beSStefan Roese u32 br3; /* LBC Base 3 */ 278a47a12beSStefan Roese u32 or3; /* LBC Options 3 */ 279a47a12beSStefan Roese u32 br4; /* LBC Base 4 */ 280a47a12beSStefan Roese u32 or4; /* LBC Options 4 */ 281a47a12beSStefan Roese u32 br5; /* LBC Base 5 */ 282a47a12beSStefan Roese u32 or5; /* LBC Options 5 */ 283a47a12beSStefan Roese u32 br6; /* LBC Base 6 */ 284a47a12beSStefan Roese u32 or6; /* LBC Options 6 */ 285a47a12beSStefan Roese u32 br7; /* LBC Base 7 */ 286a47a12beSStefan Roese u32 or7; /* LBC Options 7 */ 287a47a12beSStefan Roese u8 res1[40]; 288a47a12beSStefan Roese u32 mar; /* LBC UPM Addr */ 289a47a12beSStefan Roese u8 res2[4]; 290a47a12beSStefan Roese u32 mamr; /* LBC UPMA Mode */ 291a47a12beSStefan Roese u32 mbmr; /* LBC UPMB Mode */ 292a47a12beSStefan Roese u32 mcmr; /* LBC UPMC Mode */ 293a47a12beSStefan Roese u8 res3[8]; 294a47a12beSStefan Roese u32 mrtpr; /* LBC Memory Refresh Timer Prescaler */ 295a47a12beSStefan Roese u32 mdr; /* LBC UPM Data */ 296a47a12beSStefan Roese u8 res4[8]; 297a47a12beSStefan Roese u32 lsdmr; /* LBC SDRAM Mode */ 298a47a12beSStefan Roese u8 res5[8]; 299a47a12beSStefan Roese u32 lurt; /* LBC UPM Refresh Timer */ 300a47a12beSStefan Roese u32 lsrt; /* LBC SDRAM Refresh Timer */ 301a47a12beSStefan Roese u8 res6[8]; 302a47a12beSStefan Roese u32 ltesr; /* LBC Transfer Error Status */ 303a47a12beSStefan Roese u32 ltedr; /* LBC Transfer Error Disable */ 304a47a12beSStefan Roese u32 lteir; /* LBC Transfer Error IRQ */ 305a47a12beSStefan Roese u32 lteatr; /* LBC Transfer Error Attrs */ 306a47a12beSStefan Roese u32 ltear; /* LBC Transfer Error Addr */ 307a47a12beSStefan Roese u8 res7[12]; 308a47a12beSStefan Roese u32 lbcr; /* LBC Configuration */ 309a47a12beSStefan Roese u32 lcrr; /* LBC Clock Ratio */ 310a47a12beSStefan Roese u8 res8[3880]; 311a47a12beSStefan Roese } ccsr_lbc_t; 312a47a12beSStefan Roese 313a47a12beSStefan Roese /* eSPI Registers */ 314a47a12beSStefan Roese typedef struct ccsr_espi { 315a47a12beSStefan Roese u32 mode; /* eSPI mode */ 316a47a12beSStefan Roese u32 event; /* eSPI event */ 317a47a12beSStefan Roese u32 mask; /* eSPI mask */ 318a47a12beSStefan Roese u32 com; /* eSPI command */ 319a47a12beSStefan Roese u32 tx; /* eSPI transmit FIFO access */ 320a47a12beSStefan Roese u32 rx; /* eSPI receive FIFO access */ 321a47a12beSStefan Roese u8 res1[8]; /* reserved */ 322a47a12beSStefan Roese u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */ 323a47a12beSStefan Roese u8 res2[4048]; /* fill up to 0x1000 */ 324a47a12beSStefan Roese } ccsr_espi_t; 325a47a12beSStefan Roese 326a47a12beSStefan Roese /* PCI Registers */ 327a47a12beSStefan Roese typedef struct ccsr_pcix { 328a47a12beSStefan Roese u32 cfg_addr; /* PCIX Configuration Addr */ 329a47a12beSStefan Roese u32 cfg_data; /* PCIX Configuration Data */ 330a47a12beSStefan Roese u32 int_ack; /* PCIX IRQ Acknowledge */ 331a47a12beSStefan Roese u8 res1[3060]; 332a47a12beSStefan Roese u32 potar0; /* PCIX Outbound Transaction Addr 0 */ 333a47a12beSStefan Roese u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */ 334a47a12beSStefan Roese u32 powbar0; /* PCIX Outbound Window Base Addr 0 */ 335a47a12beSStefan Roese u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */ 336a47a12beSStefan Roese u32 powar0; /* PCIX Outbound Window Attrs 0 */ 337a47a12beSStefan Roese u8 res2[12]; 338a47a12beSStefan Roese u32 potar1; /* PCIX Outbound Transaction Addr 1 */ 339a47a12beSStefan Roese u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */ 340a47a12beSStefan Roese u32 powbar1; /* PCIX Outbound Window Base Addr 1 */ 341a47a12beSStefan Roese u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */ 342a47a12beSStefan Roese u32 powar1; /* PCIX Outbound Window Attrs 1 */ 343a47a12beSStefan Roese u8 res3[12]; 344a47a12beSStefan Roese u32 potar2; /* PCIX Outbound Transaction Addr 2 */ 345a47a12beSStefan Roese u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */ 346a47a12beSStefan Roese u32 powbar2; /* PCIX Outbound Window Base Addr 2 */ 347a47a12beSStefan Roese u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */ 348a47a12beSStefan Roese u32 powar2; /* PCIX Outbound Window Attrs 2 */ 349a47a12beSStefan Roese u8 res4[12]; 350a47a12beSStefan Roese u32 potar3; /* PCIX Outbound Transaction Addr 3 */ 351a47a12beSStefan Roese u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */ 352a47a12beSStefan Roese u32 powbar3; /* PCIX Outbound Window Base Addr 3 */ 353a47a12beSStefan Roese u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */ 354a47a12beSStefan Roese u32 powar3; /* PCIX Outbound Window Attrs 3 */ 355a47a12beSStefan Roese u8 res5[12]; 356a47a12beSStefan Roese u32 potar4; /* PCIX Outbound Transaction Addr 4 */ 357a47a12beSStefan Roese u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */ 358a47a12beSStefan Roese u32 powbar4; /* PCIX Outbound Window Base Addr 4 */ 359a47a12beSStefan Roese u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */ 360a47a12beSStefan Roese u32 powar4; /* PCIX Outbound Window Attrs 4 */ 361a47a12beSStefan Roese u8 res6[268]; 362a47a12beSStefan Roese u32 pitar3; /* PCIX Inbound Translation Addr 3 */ 363a47a12beSStefan Roese u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */ 364a47a12beSStefan Roese u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */ 365a47a12beSStefan Roese u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */ 366a47a12beSStefan Roese u32 piwar3; /* PCIX Inbound Window Attrs 3 */ 367a47a12beSStefan Roese u8 res7[12]; 368a47a12beSStefan Roese u32 pitar2; /* PCIX Inbound Translation Addr 2 */ 369a47a12beSStefan Roese u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */ 370a47a12beSStefan Roese u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */ 371a47a12beSStefan Roese u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */ 372a47a12beSStefan Roese u32 piwar2; /* PCIX Inbound Window Attrs 2 */ 373a47a12beSStefan Roese u8 res8[12]; 374a47a12beSStefan Roese u32 pitar1; /* PCIX Inbound Translation Addr 1 */ 375a47a12beSStefan Roese u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */ 376a47a12beSStefan Roese u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */ 377a47a12beSStefan Roese u8 res9[4]; 378a47a12beSStefan Roese u32 piwar1; /* PCIX Inbound Window Attrs 1 */ 379a47a12beSStefan Roese u8 res10[12]; 380a47a12beSStefan Roese u32 pedr; /* PCIX Error Detect */ 381a47a12beSStefan Roese u32 pecdr; /* PCIX Error Capture Disable */ 382a47a12beSStefan Roese u32 peer; /* PCIX Error Enable */ 383a47a12beSStefan Roese u32 peattrcr; /* PCIX Error Attrs Capture */ 384a47a12beSStefan Roese u32 peaddrcr; /* PCIX Error Addr Capture */ 385a47a12beSStefan Roese u32 peextaddrcr; /* PCIX Error Extended Addr Capture */ 386a47a12beSStefan Roese u32 pedlcr; /* PCIX Error Data Low Capture */ 387a47a12beSStefan Roese u32 pedhcr; /* PCIX Error Error Data High Capture */ 388a47a12beSStefan Roese u32 gas_timr; /* PCIX Gasket Timer */ 389a47a12beSStefan Roese u8 res11[476]; 390a47a12beSStefan Roese } ccsr_pcix_t; 391a47a12beSStefan Roese 392a47a12beSStefan Roese #define PCIX_COMMAND 0x62 393a47a12beSStefan Roese #define POWAR_EN 0x80000000 394a47a12beSStefan Roese #define POWAR_IO_READ 0x00080000 395a47a12beSStefan Roese #define POWAR_MEM_READ 0x00040000 396a47a12beSStefan Roese #define POWAR_IO_WRITE 0x00008000 397a47a12beSStefan Roese #define POWAR_MEM_WRITE 0x00004000 398a47a12beSStefan Roese #define POWAR_MEM_512M 0x0000001c 399a47a12beSStefan Roese #define POWAR_IO_1M 0x00000013 400a47a12beSStefan Roese 401a47a12beSStefan Roese #define PIWAR_EN 0x80000000 402a47a12beSStefan Roese #define PIWAR_PF 0x20000000 403a47a12beSStefan Roese #define PIWAR_LOCAL 0x00f00000 404a47a12beSStefan Roese #define PIWAR_READ_SNOOP 0x00050000 405a47a12beSStefan Roese #define PIWAR_WRITE_SNOOP 0x00005000 406a47a12beSStefan Roese #define PIWAR_MEM_2G 0x0000001e 407a47a12beSStefan Roese 408a47a12beSStefan Roese typedef struct ccsr_gpio { 409a47a12beSStefan Roese u32 gpdir; 410a47a12beSStefan Roese u32 gpodr; 411a47a12beSStefan Roese u32 gpdat; 412a47a12beSStefan Roese u32 gpier; 413a47a12beSStefan Roese u32 gpimr; 414a47a12beSStefan Roese u32 gpicr; 415a47a12beSStefan Roese } ccsr_gpio_t; 416a47a12beSStefan Roese 417a47a12beSStefan Roese /* L2 Cache Registers */ 418a47a12beSStefan Roese typedef struct ccsr_l2cache { 419a47a12beSStefan Roese u32 l2ctl; /* L2 configuration 0 */ 420a47a12beSStefan Roese u8 res1[12]; 421a47a12beSStefan Roese u32 l2cewar0; /* L2 cache external write addr 0 */ 422a47a12beSStefan Roese u8 res2[4]; 423a47a12beSStefan Roese u32 l2cewcr0; /* L2 cache external write control 0 */ 424a47a12beSStefan Roese u8 res3[4]; 425a47a12beSStefan Roese u32 l2cewar1; /* L2 cache external write addr 1 */ 426a47a12beSStefan Roese u8 res4[4]; 427a47a12beSStefan Roese u32 l2cewcr1; /* L2 cache external write control 1 */ 428a47a12beSStefan Roese u8 res5[4]; 429a47a12beSStefan Roese u32 l2cewar2; /* L2 cache external write addr 2 */ 430a47a12beSStefan Roese u8 res6[4]; 431a47a12beSStefan Roese u32 l2cewcr2; /* L2 cache external write control 2 */ 432a47a12beSStefan Roese u8 res7[4]; 433a47a12beSStefan Roese u32 l2cewar3; /* L2 cache external write addr 3 */ 434a47a12beSStefan Roese u8 res8[4]; 435a47a12beSStefan Roese u32 l2cewcr3; /* L2 cache external write control 3 */ 436a47a12beSStefan Roese u8 res9[180]; 437a47a12beSStefan Roese u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */ 438a47a12beSStefan Roese u8 res10[4]; 439a47a12beSStefan Roese u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */ 440a47a12beSStefan Roese u8 res11[3316]; 441a47a12beSStefan Roese u32 l2errinjhi; /* L2 error injection mask high */ 442a47a12beSStefan Roese u32 l2errinjlo; /* L2 error injection mask low */ 443a47a12beSStefan Roese u32 l2errinjctl; /* L2 error injection tag/ECC control */ 444a47a12beSStefan Roese u8 res12[20]; 445a47a12beSStefan Roese u32 l2captdatahi; /* L2 error data high capture */ 446a47a12beSStefan Roese u32 l2captdatalo; /* L2 error data low capture */ 447a47a12beSStefan Roese u32 l2captecc; /* L2 error ECC capture */ 448a47a12beSStefan Roese u8 res13[20]; 449a47a12beSStefan Roese u32 l2errdet; /* L2 error detect */ 450a47a12beSStefan Roese u32 l2errdis; /* L2 error disable */ 451a47a12beSStefan Roese u32 l2errinten; /* L2 error interrupt enable */ 452a47a12beSStefan Roese u32 l2errattr; /* L2 error attributes capture */ 453a47a12beSStefan Roese u32 l2erraddr; /* L2 error addr capture */ 454a47a12beSStefan Roese u8 res14[4]; 455a47a12beSStefan Roese u32 l2errctl; /* L2 error control */ 456a47a12beSStefan Roese u8 res15[420]; 457a47a12beSStefan Roese } ccsr_l2cache_t; 458a47a12beSStefan Roese 459a47a12beSStefan Roese #define MPC85xx_L2CTL_L2E 0x80000000 460a47a12beSStefan Roese #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000 461a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_MBECC 0x00000008 462a47a12beSStefan Roese #define MPC85xx_L2ERRDIS_SBECC 0x00000004 463a47a12beSStefan Roese 464a47a12beSStefan Roese /* DMA Registers */ 465a47a12beSStefan Roese typedef struct ccsr_dma { 466a47a12beSStefan Roese u8 res1[256]; 467a47a12beSStefan Roese struct fsl_dma dma[4]; 468a47a12beSStefan Roese u32 dgsr; /* DMA General Status */ 469a47a12beSStefan Roese u8 res2[11516]; 470a47a12beSStefan Roese } ccsr_dma_t; 471a47a12beSStefan Roese 472a47a12beSStefan Roese /* tsec */ 473a47a12beSStefan Roese typedef struct ccsr_tsec { 474a47a12beSStefan Roese u8 res1[16]; 475a47a12beSStefan Roese u32 ievent; /* IRQ Event */ 476a47a12beSStefan Roese u32 imask; /* IRQ Mask */ 477a47a12beSStefan Roese u32 edis; /* Error Disabled */ 478a47a12beSStefan Roese u8 res2[4]; 479a47a12beSStefan Roese u32 ecntrl; /* Ethernet Control */ 480a47a12beSStefan Roese u32 minflr; /* Minimum Frame Len */ 481a47a12beSStefan Roese u32 ptv; /* Pause Time Value */ 482a47a12beSStefan Roese u32 dmactrl; /* DMA Control */ 483a47a12beSStefan Roese u32 tbipa; /* TBI PHY Addr */ 484a47a12beSStefan Roese u8 res3[88]; 485a47a12beSStefan Roese u32 fifo_tx_thr; /* FIFO transmit threshold */ 486a47a12beSStefan Roese u8 res4[8]; 487a47a12beSStefan Roese u32 fifo_tx_starve; /* FIFO transmit starve */ 488a47a12beSStefan Roese u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */ 489a47a12beSStefan Roese u8 res5[96]; 490a47a12beSStefan Roese u32 tctrl; /* TX Control */ 491a47a12beSStefan Roese u32 tstat; /* TX Status */ 492a47a12beSStefan Roese u8 res6[4]; 493a47a12beSStefan Roese u32 tbdlen; /* TX Buffer Desc Data Len */ 494a47a12beSStefan Roese u8 res7[16]; 495a47a12beSStefan Roese u32 ctbptrh; /* Current TX Buffer Desc Ptr High */ 496a47a12beSStefan Roese u32 ctbptr; /* Current TX Buffer Desc Ptr */ 497a47a12beSStefan Roese u8 res8[88]; 498a47a12beSStefan Roese u32 tbptrh; /* TX Buffer Desc Ptr High */ 499a47a12beSStefan Roese u32 tbptr; /* TX Buffer Desc Ptr Low */ 500a47a12beSStefan Roese u8 res9[120]; 501a47a12beSStefan Roese u32 tbaseh; /* TX Desc Base Addr High */ 502a47a12beSStefan Roese u32 tbase; /* TX Desc Base Addr */ 503a47a12beSStefan Roese u8 res10[168]; 504a47a12beSStefan Roese u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */ 505a47a12beSStefan Roese u32 ostbdp; /* OOS TX Data Buffer Ptr */ 506a47a12beSStefan Roese u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */ 507a47a12beSStefan Roese u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */ 508a47a12beSStefan Roese u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */ 509a47a12beSStefan Roese u32 os32tbdr; /* OOS 32 Bytes TX Reserved */ 510a47a12beSStefan Roese u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */ 511a47a12beSStefan Roese u8 res11[52]; 512a47a12beSStefan Roese u32 rctrl; /* RX Control */ 513a47a12beSStefan Roese u32 rstat; /* RX Status */ 514a47a12beSStefan Roese u8 res12[4]; 515a47a12beSStefan Roese u32 rbdlen; /* RxBD Data Len */ 516a47a12beSStefan Roese u8 res13[16]; 517a47a12beSStefan Roese u32 crbptrh; /* Current RX Buffer Desc Ptr High */ 518a47a12beSStefan Roese u32 crbptr; /* Current RX Buffer Desc Ptr */ 519a47a12beSStefan Roese u8 res14[24]; 520a47a12beSStefan Roese u32 mrblr; /* Maximum RX Buffer Len */ 521a47a12beSStefan Roese u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */ 522a47a12beSStefan Roese u8 res15[56]; 523a47a12beSStefan Roese u32 rbptrh; /* RX Buffer Desc Ptr High 0 */ 524a47a12beSStefan Roese u32 rbptr; /* RX Buffer Desc Ptr */ 525a47a12beSStefan Roese u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */ 526a47a12beSStefan Roese u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */ 527a47a12beSStefan Roese u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */ 528a47a12beSStefan Roese u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */ 529a47a12beSStefan Roese u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */ 530a47a12beSStefan Roese u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */ 531a47a12beSStefan Roese u8 res16[96]; 532a47a12beSStefan Roese u32 rbaseh; /* RX Desc Base Addr High 0 */ 533a47a12beSStefan Roese u32 rbase; /* RX Desc Base Addr */ 534a47a12beSStefan Roese u32 rbaseh1; /* RX Desc Base Addr High 1 */ 535a47a12beSStefan Roese u32 rbasel1; /* RX Desc Base Addr Low 1 */ 536a47a12beSStefan Roese u32 rbaseh2; /* RX Desc Base Addr High 2 */ 537a47a12beSStefan Roese u32 rbasel2; /* RX Desc Base Addr Low 2 */ 538a47a12beSStefan Roese u32 rbaseh3; /* RX Desc Base Addr High 3 */ 539a47a12beSStefan Roese u32 rbasel3; /* RX Desc Base Addr Low 3 */ 540a47a12beSStefan Roese u8 res17[224]; 541a47a12beSStefan Roese u32 maccfg1; /* MAC Configuration 1 */ 542a47a12beSStefan Roese u32 maccfg2; /* MAC Configuration 2 */ 543a47a12beSStefan Roese u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 544a47a12beSStefan Roese u32 hafdup; /* Half Duplex */ 545a47a12beSStefan Roese u32 maxfrm; /* Maximum Frame Len */ 546a47a12beSStefan Roese u8 res18[12]; 547a47a12beSStefan Roese u32 miimcfg; /* MII Management Configuration */ 548a47a12beSStefan Roese u32 miimcom; /* MII Management Cmd */ 549a47a12beSStefan Roese u32 miimadd; /* MII Management Addr */ 550a47a12beSStefan Roese u32 miimcon; /* MII Management Control */ 551a47a12beSStefan Roese u32 miimstat; /* MII Management Status */ 552a47a12beSStefan Roese u32 miimind; /* MII Management Indicator */ 553a47a12beSStefan Roese u8 res19[4]; 554a47a12beSStefan Roese u32 ifstat; /* Interface Status */ 555a47a12beSStefan Roese u32 macstnaddr1; /* Station Addr Part 1 */ 556a47a12beSStefan Roese u32 macstnaddr2; /* Station Addr Part 2 */ 557a47a12beSStefan Roese u8 res20[312]; 558a47a12beSStefan Roese u32 tr64; /* TX & RX 64-byte Frame Counter */ 559a47a12beSStefan Roese u32 tr127; /* TX & RX 65-127 byte Frame Counter */ 560a47a12beSStefan Roese u32 tr255; /* TX & RX 128-255 byte Frame Counter */ 561a47a12beSStefan Roese u32 tr511; /* TX & RX 256-511 byte Frame Counter */ 562a47a12beSStefan Roese u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */ 563a47a12beSStefan Roese u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */ 564a47a12beSStefan Roese u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */ 565a47a12beSStefan Roese u32 rbyt; /* RX Byte Counter */ 566a47a12beSStefan Roese u32 rpkt; /* RX Packet Counter */ 567a47a12beSStefan Roese u32 rfcs; /* RX FCS Error Counter */ 568a47a12beSStefan Roese u32 rmca; /* RX Multicast Packet Counter */ 569a47a12beSStefan Roese u32 rbca; /* RX Broadcast Packet Counter */ 570a47a12beSStefan Roese u32 rxcf; /* RX Control Frame Packet Counter */ 571a47a12beSStefan Roese u32 rxpf; /* RX Pause Frame Packet Counter */ 572a47a12beSStefan Roese u32 rxuo; /* RX Unknown OP Code Counter */ 573a47a12beSStefan Roese u32 raln; /* RX Alignment Error Counter */ 574a47a12beSStefan Roese u32 rflr; /* RX Frame Len Error Counter */ 575a47a12beSStefan Roese u32 rcde; /* RX Code Error Counter */ 576a47a12beSStefan Roese u32 rcse; /* RX Carrier Sense Error Counter */ 577a47a12beSStefan Roese u32 rund; /* RX Undersize Packet Counter */ 578a47a12beSStefan Roese u32 rovr; /* RX Oversize Packet Counter */ 579a47a12beSStefan Roese u32 rfrg; /* RX Fragments Counter */ 580a47a12beSStefan Roese u32 rjbr; /* RX Jabber Counter */ 581a47a12beSStefan Roese u32 rdrp; /* RX Drop Counter */ 582a47a12beSStefan Roese u32 tbyt; /* TX Byte Counter Counter */ 583a47a12beSStefan Roese u32 tpkt; /* TX Packet Counter */ 584a47a12beSStefan Roese u32 tmca; /* TX Multicast Packet Counter */ 585a47a12beSStefan Roese u32 tbca; /* TX Broadcast Packet Counter */ 586a47a12beSStefan Roese u32 txpf; /* TX Pause Control Frame Counter */ 587a47a12beSStefan Roese u32 tdfr; /* TX Deferral Packet Counter */ 588a47a12beSStefan Roese u32 tedf; /* TX Excessive Deferral Packet Counter */ 589a47a12beSStefan Roese u32 tscl; /* TX Single Collision Packet Counter */ 590a47a12beSStefan Roese u32 tmcl; /* TX Multiple Collision Packet Counter */ 591a47a12beSStefan Roese u32 tlcl; /* TX Late Collision Packet Counter */ 592a47a12beSStefan Roese u32 txcl; /* TX Excessive Collision Packet Counter */ 593a47a12beSStefan Roese u32 tncl; /* TX Total Collision Counter */ 594a47a12beSStefan Roese u8 res21[4]; 595a47a12beSStefan Roese u32 tdrp; /* TX Drop Frame Counter */ 596a47a12beSStefan Roese u32 tjbr; /* TX Jabber Frame Counter */ 597a47a12beSStefan Roese u32 tfcs; /* TX FCS Error Counter */ 598a47a12beSStefan Roese u32 txcf; /* TX Control Frame Counter */ 599a47a12beSStefan Roese u32 tovr; /* TX Oversize Frame Counter */ 600a47a12beSStefan Roese u32 tund; /* TX Undersize Frame Counter */ 601a47a12beSStefan Roese u32 tfrg; /* TX Fragments Frame Counter */ 602a47a12beSStefan Roese u32 car1; /* Carry One */ 603a47a12beSStefan Roese u32 car2; /* Carry Two */ 604a47a12beSStefan Roese u32 cam1; /* Carry Mask One */ 605a47a12beSStefan Roese u32 cam2; /* Carry Mask Two */ 606a47a12beSStefan Roese u8 res22[192]; 607a47a12beSStefan Roese u32 iaddr0; /* Indivdual addr 0 */ 608a47a12beSStefan Roese u32 iaddr1; /* Indivdual addr 1 */ 609a47a12beSStefan Roese u32 iaddr2; /* Indivdual addr 2 */ 610a47a12beSStefan Roese u32 iaddr3; /* Indivdual addr 3 */ 611a47a12beSStefan Roese u32 iaddr4; /* Indivdual addr 4 */ 612a47a12beSStefan Roese u32 iaddr5; /* Indivdual addr 5 */ 613a47a12beSStefan Roese u32 iaddr6; /* Indivdual addr 6 */ 614a47a12beSStefan Roese u32 iaddr7; /* Indivdual addr 7 */ 615a47a12beSStefan Roese u8 res23[96]; 616a47a12beSStefan Roese u32 gaddr0; /* Global addr 0 */ 617a47a12beSStefan Roese u32 gaddr1; /* Global addr 1 */ 618a47a12beSStefan Roese u32 gaddr2; /* Global addr 2 */ 619a47a12beSStefan Roese u32 gaddr3; /* Global addr 3 */ 620a47a12beSStefan Roese u32 gaddr4; /* Global addr 4 */ 621a47a12beSStefan Roese u32 gaddr5; /* Global addr 5 */ 622a47a12beSStefan Roese u32 gaddr6; /* Global addr 6 */ 623a47a12beSStefan Roese u32 gaddr7; /* Global addr 7 */ 624a47a12beSStefan Roese u8 res24[96]; 625a47a12beSStefan Roese u32 pmd0; /* Pattern Match Data */ 626a47a12beSStefan Roese u8 res25[4]; 627a47a12beSStefan Roese u32 pmask0; /* Pattern Mask */ 628a47a12beSStefan Roese u8 res26[4]; 629a47a12beSStefan Roese u32 pcntrl0; /* Pattern Match Control */ 630a47a12beSStefan Roese u8 res27[4]; 631a47a12beSStefan Roese u32 pattrb0; /* Pattern Match Attrs */ 632a47a12beSStefan Roese u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */ 633a47a12beSStefan Roese u32 pmd1; /* Pattern Match Data */ 634a47a12beSStefan Roese u8 res28[4]; 635a47a12beSStefan Roese u32 pmask1; /* Pattern Mask */ 636a47a12beSStefan Roese u8 res29[4]; 637a47a12beSStefan Roese u32 pcntrl1; /* Pattern Match Control */ 638a47a12beSStefan Roese u8 res30[4]; 639a47a12beSStefan Roese u32 pattrb1; /* Pattern Match Attrs */ 640a47a12beSStefan Roese u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */ 641a47a12beSStefan Roese u32 pmd2; /* Pattern Match Data */ 642a47a12beSStefan Roese u8 res31[4]; 643a47a12beSStefan Roese u32 pmask2; /* Pattern Mask */ 644a47a12beSStefan Roese u8 res32[4]; 645a47a12beSStefan Roese u32 pcntrl2; /* Pattern Match Control */ 646a47a12beSStefan Roese u8 res33[4]; 647a47a12beSStefan Roese u32 pattrb2; /* Pattern Match Attrs */ 648a47a12beSStefan Roese u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */ 649a47a12beSStefan Roese u32 pmd3; /* Pattern Match Data */ 650a47a12beSStefan Roese u8 res34[4]; 651a47a12beSStefan Roese u32 pmask3; /* Pattern Mask */ 652a47a12beSStefan Roese u8 res35[4]; 653a47a12beSStefan Roese u32 pcntrl3; /* Pattern Match Control */ 654a47a12beSStefan Roese u8 res36[4]; 655a47a12beSStefan Roese u32 pattrb3; /* Pattern Match Attrs */ 656a47a12beSStefan Roese u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */ 657a47a12beSStefan Roese u32 pmd4; /* Pattern Match Data */ 658a47a12beSStefan Roese u8 res37[4]; 659a47a12beSStefan Roese u32 pmask4; /* Pattern Mask */ 660a47a12beSStefan Roese u8 res38[4]; 661a47a12beSStefan Roese u32 pcntrl4; /* Pattern Match Control */ 662a47a12beSStefan Roese u8 res39[4]; 663a47a12beSStefan Roese u32 pattrb4; /* Pattern Match Attrs */ 664a47a12beSStefan Roese u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */ 665a47a12beSStefan Roese u32 pmd5; /* Pattern Match Data */ 666a47a12beSStefan Roese u8 res40[4]; 667a47a12beSStefan Roese u32 pmask5; /* Pattern Mask */ 668a47a12beSStefan Roese u8 res41[4]; 669a47a12beSStefan Roese u32 pcntrl5; /* Pattern Match Control */ 670a47a12beSStefan Roese u8 res42[4]; 671a47a12beSStefan Roese u32 pattrb5; /* Pattern Match Attrs */ 672a47a12beSStefan Roese u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */ 673a47a12beSStefan Roese u32 pmd6; /* Pattern Match Data */ 674a47a12beSStefan Roese u8 res43[4]; 675a47a12beSStefan Roese u32 pmask6; /* Pattern Mask */ 676a47a12beSStefan Roese u8 res44[4]; 677a47a12beSStefan Roese u32 pcntrl6; /* Pattern Match Control */ 678a47a12beSStefan Roese u8 res45[4]; 679a47a12beSStefan Roese u32 pattrb6; /* Pattern Match Attrs */ 680a47a12beSStefan Roese u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */ 681a47a12beSStefan Roese u32 pmd7; /* Pattern Match Data */ 682a47a12beSStefan Roese u8 res46[4]; 683a47a12beSStefan Roese u32 pmask7; /* Pattern Mask */ 684a47a12beSStefan Roese u8 res47[4]; 685a47a12beSStefan Roese u32 pcntrl7; /* Pattern Match Control */ 686a47a12beSStefan Roese u8 res48[4]; 687a47a12beSStefan Roese u32 pattrb7; /* Pattern Match Attrs */ 688a47a12beSStefan Roese u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */ 689a47a12beSStefan Roese u32 pmd8; /* Pattern Match Data */ 690a47a12beSStefan Roese u8 res49[4]; 691a47a12beSStefan Roese u32 pmask8; /* Pattern Mask */ 692a47a12beSStefan Roese u8 res50[4]; 693a47a12beSStefan Roese u32 pcntrl8; /* Pattern Match Control */ 694a47a12beSStefan Roese u8 res51[4]; 695a47a12beSStefan Roese u32 pattrb8; /* Pattern Match Attrs */ 696a47a12beSStefan Roese u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */ 697a47a12beSStefan Roese u32 pmd9; /* Pattern Match Data */ 698a47a12beSStefan Roese u8 res52[4]; 699a47a12beSStefan Roese u32 pmask9; /* Pattern Mask */ 700a47a12beSStefan Roese u8 res53[4]; 701a47a12beSStefan Roese u32 pcntrl9; /* Pattern Match Control */ 702a47a12beSStefan Roese u8 res54[4]; 703a47a12beSStefan Roese u32 pattrb9; /* Pattern Match Attrs */ 704a47a12beSStefan Roese u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */ 705a47a12beSStefan Roese u32 pmd10; /* Pattern Match Data */ 706a47a12beSStefan Roese u8 res55[4]; 707a47a12beSStefan Roese u32 pmask10; /* Pattern Mask */ 708a47a12beSStefan Roese u8 res56[4]; 709a47a12beSStefan Roese u32 pcntrl10; /* Pattern Match Control */ 710a47a12beSStefan Roese u8 res57[4]; 711a47a12beSStefan Roese u32 pattrb10; /* Pattern Match Attrs */ 712a47a12beSStefan Roese u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */ 713a47a12beSStefan Roese u32 pmd11; /* Pattern Match Data */ 714a47a12beSStefan Roese u8 res58[4]; 715a47a12beSStefan Roese u32 pmask11; /* Pattern Mask */ 716a47a12beSStefan Roese u8 res59[4]; 717a47a12beSStefan Roese u32 pcntrl11; /* Pattern Match Control */ 718a47a12beSStefan Roese u8 res60[4]; 719a47a12beSStefan Roese u32 pattrb11; /* Pattern Match Attrs */ 720a47a12beSStefan Roese u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */ 721a47a12beSStefan Roese u32 pmd12; /* Pattern Match Data */ 722a47a12beSStefan Roese u8 res61[4]; 723a47a12beSStefan Roese u32 pmask12; /* Pattern Mask */ 724a47a12beSStefan Roese u8 res62[4]; 725a47a12beSStefan Roese u32 pcntrl12; /* Pattern Match Control */ 726a47a12beSStefan Roese u8 res63[4]; 727a47a12beSStefan Roese u32 pattrb12; /* Pattern Match Attrs */ 728a47a12beSStefan Roese u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */ 729a47a12beSStefan Roese u32 pmd13; /* Pattern Match Data */ 730a47a12beSStefan Roese u8 res64[4]; 731a47a12beSStefan Roese u32 pmask13; /* Pattern Mask */ 732a47a12beSStefan Roese u8 res65[4]; 733a47a12beSStefan Roese u32 pcntrl13; /* Pattern Match Control */ 734a47a12beSStefan Roese u8 res66[4]; 735a47a12beSStefan Roese u32 pattrb13; /* Pattern Match Attrs */ 736a47a12beSStefan Roese u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */ 737a47a12beSStefan Roese u32 pmd14; /* Pattern Match Data */ 738a47a12beSStefan Roese u8 res67[4]; 739a47a12beSStefan Roese u32 pmask14; /* Pattern Mask */ 740a47a12beSStefan Roese u8 res68[4]; 741a47a12beSStefan Roese u32 pcntrl14; /* Pattern Match Control */ 742a47a12beSStefan Roese u8 res69[4]; 743a47a12beSStefan Roese u32 pattrb14; /* Pattern Match Attrs */ 744a47a12beSStefan Roese u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */ 745a47a12beSStefan Roese u32 pmd15; /* Pattern Match Data */ 746a47a12beSStefan Roese u8 res70[4]; 747a47a12beSStefan Roese u32 pmask15; /* Pattern Mask */ 748a47a12beSStefan Roese u8 res71[4]; 749a47a12beSStefan Roese u32 pcntrl15; /* Pattern Match Control */ 750a47a12beSStefan Roese u8 res72[4]; 751a47a12beSStefan Roese u32 pattrb15; /* Pattern Match Attrs */ 752a47a12beSStefan Roese u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */ 753a47a12beSStefan Roese u8 res73[248]; 754a47a12beSStefan Roese u32 attr; /* Attrs */ 755a47a12beSStefan Roese u32 attreli; /* Attrs Extract Len & Idx */ 756a47a12beSStefan Roese u8 res74[1024]; 757a47a12beSStefan Roese } ccsr_tsec_t; 758a47a12beSStefan Roese 759a47a12beSStefan Roese /* PIC Registers */ 760a47a12beSStefan Roese typedef struct ccsr_pic { 761a47a12beSStefan Roese u8 res1[64]; 762a47a12beSStefan Roese u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */ 763a47a12beSStefan Roese u8 res2[12]; 764a47a12beSStefan Roese u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */ 765a47a12beSStefan Roese u8 res3[12]; 766a47a12beSStefan Roese u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */ 767a47a12beSStefan Roese u8 res4[12]; 768a47a12beSStefan Roese u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */ 769a47a12beSStefan Roese u8 res5[12]; 770a47a12beSStefan Roese u32 ctpr; /* Current Task Priority */ 771a47a12beSStefan Roese u8 res6[12]; 772a47a12beSStefan Roese u32 whoami; /* Who Am I */ 773a47a12beSStefan Roese u8 res7[12]; 774a47a12beSStefan Roese u32 iack; /* IRQ Acknowledge */ 775a47a12beSStefan Roese u8 res8[12]; 776a47a12beSStefan Roese u32 eoi; /* End Of IRQ */ 777a47a12beSStefan Roese u8 res9[3916]; 778a47a12beSStefan Roese u32 frr; /* Feature Reporting */ 779a47a12beSStefan Roese u8 res10[28]; 780a47a12beSStefan Roese u32 gcr; /* Global Configuration */ 781a47a12beSStefan Roese #define MPC85xx_PICGCR_RST 0x80000000 782a47a12beSStefan Roese #define MPC85xx_PICGCR_M 0x20000000 783a47a12beSStefan Roese u8 res11[92]; 784a47a12beSStefan Roese u32 vir; /* Vendor Identification */ 785a47a12beSStefan Roese u8 res12[12]; 786a47a12beSStefan Roese u32 pir; /* Processor Initialization */ 787a47a12beSStefan Roese u8 res13[12]; 788a47a12beSStefan Roese u32 ipivpr0; /* IPI Vector/Priority 0 */ 789a47a12beSStefan Roese u8 res14[12]; 790a47a12beSStefan Roese u32 ipivpr1; /* IPI Vector/Priority 1 */ 791a47a12beSStefan Roese u8 res15[12]; 792a47a12beSStefan Roese u32 ipivpr2; /* IPI Vector/Priority 2 */ 793a47a12beSStefan Roese u8 res16[12]; 794a47a12beSStefan Roese u32 ipivpr3; /* IPI Vector/Priority 3 */ 795a47a12beSStefan Roese u8 res17[12]; 796a47a12beSStefan Roese u32 svr; /* Spurious Vector */ 797a47a12beSStefan Roese u8 res18[12]; 798a47a12beSStefan Roese u32 tfrr; /* Timer Frequency Reporting */ 799a47a12beSStefan Roese u8 res19[12]; 800a47a12beSStefan Roese u32 gtccr0; /* Global Timer Current Count 0 */ 801a47a12beSStefan Roese u8 res20[12]; 802a47a12beSStefan Roese u32 gtbcr0; /* Global Timer Base Count 0 */ 803a47a12beSStefan Roese u8 res21[12]; 804a47a12beSStefan Roese u32 gtvpr0; /* Global Timer Vector/Priority 0 */ 805a47a12beSStefan Roese u8 res22[12]; 806a47a12beSStefan Roese u32 gtdr0; /* Global Timer Destination 0 */ 807a47a12beSStefan Roese u8 res23[12]; 808a47a12beSStefan Roese u32 gtccr1; /* Global Timer Current Count 1 */ 809a47a12beSStefan Roese u8 res24[12]; 810a47a12beSStefan Roese u32 gtbcr1; /* Global Timer Base Count 1 */ 811a47a12beSStefan Roese u8 res25[12]; 812a47a12beSStefan Roese u32 gtvpr1; /* Global Timer Vector/Priority 1 */ 813a47a12beSStefan Roese u8 res26[12]; 814a47a12beSStefan Roese u32 gtdr1; /* Global Timer Destination 1 */ 815a47a12beSStefan Roese u8 res27[12]; 816a47a12beSStefan Roese u32 gtccr2; /* Global Timer Current Count 2 */ 817a47a12beSStefan Roese u8 res28[12]; 818a47a12beSStefan Roese u32 gtbcr2; /* Global Timer Base Count 2 */ 819a47a12beSStefan Roese u8 res29[12]; 820a47a12beSStefan Roese u32 gtvpr2; /* Global Timer Vector/Priority 2 */ 821a47a12beSStefan Roese u8 res30[12]; 822a47a12beSStefan Roese u32 gtdr2; /* Global Timer Destination 2 */ 823a47a12beSStefan Roese u8 res31[12]; 824a47a12beSStefan Roese u32 gtccr3; /* Global Timer Current Count 3 */ 825a47a12beSStefan Roese u8 res32[12]; 826a47a12beSStefan Roese u32 gtbcr3; /* Global Timer Base Count 3 */ 827a47a12beSStefan Roese u8 res33[12]; 828a47a12beSStefan Roese u32 gtvpr3; /* Global Timer Vector/Priority 3 */ 829a47a12beSStefan Roese u8 res34[12]; 830a47a12beSStefan Roese u32 gtdr3; /* Global Timer Destination 3 */ 831a47a12beSStefan Roese u8 res35[268]; 832a47a12beSStefan Roese u32 tcr; /* Timer Control */ 833a47a12beSStefan Roese u8 res36[12]; 834a47a12beSStefan Roese u32 irqsr0; /* IRQ_OUT Summary 0 */ 835a47a12beSStefan Roese u8 res37[12]; 836a47a12beSStefan Roese u32 irqsr1; /* IRQ_OUT Summary 1 */ 837a47a12beSStefan Roese u8 res38[12]; 838a47a12beSStefan Roese u32 cisr0; /* Critical IRQ Summary 0 */ 839a47a12beSStefan Roese u8 res39[12]; 840a47a12beSStefan Roese u32 cisr1; /* Critical IRQ Summary 1 */ 841a47a12beSStefan Roese u8 res40[188]; 842a47a12beSStefan Roese u32 msgr0; /* Message 0 */ 843a47a12beSStefan Roese u8 res41[12]; 844a47a12beSStefan Roese u32 msgr1; /* Message 1 */ 845a47a12beSStefan Roese u8 res42[12]; 846a47a12beSStefan Roese u32 msgr2; /* Message 2 */ 847a47a12beSStefan Roese u8 res43[12]; 848a47a12beSStefan Roese u32 msgr3; /* Message 3 */ 849a47a12beSStefan Roese u8 res44[204]; 850a47a12beSStefan Roese u32 mer; /* Message Enable */ 851a47a12beSStefan Roese u8 res45[12]; 852a47a12beSStefan Roese u32 msr; /* Message Status */ 853a47a12beSStefan Roese u8 res46[60140]; 854a47a12beSStefan Roese u32 eivpr0; /* External IRQ Vector/Priority 0 */ 855a47a12beSStefan Roese u8 res47[12]; 856a47a12beSStefan Roese u32 eidr0; /* External IRQ Destination 0 */ 857a47a12beSStefan Roese u8 res48[12]; 858a47a12beSStefan Roese u32 eivpr1; /* External IRQ Vector/Priority 1 */ 859a47a12beSStefan Roese u8 res49[12]; 860a47a12beSStefan Roese u32 eidr1; /* External IRQ Destination 1 */ 861a47a12beSStefan Roese u8 res50[12]; 862a47a12beSStefan Roese u32 eivpr2; /* External IRQ Vector/Priority 2 */ 863a47a12beSStefan Roese u8 res51[12]; 864a47a12beSStefan Roese u32 eidr2; /* External IRQ Destination 2 */ 865a47a12beSStefan Roese u8 res52[12]; 866a47a12beSStefan Roese u32 eivpr3; /* External IRQ Vector/Priority 3 */ 867a47a12beSStefan Roese u8 res53[12]; 868a47a12beSStefan Roese u32 eidr3; /* External IRQ Destination 3 */ 869a47a12beSStefan Roese u8 res54[12]; 870a47a12beSStefan Roese u32 eivpr4; /* External IRQ Vector/Priority 4 */ 871a47a12beSStefan Roese u8 res55[12]; 872a47a12beSStefan Roese u32 eidr4; /* External IRQ Destination 4 */ 873a47a12beSStefan Roese u8 res56[12]; 874a47a12beSStefan Roese u32 eivpr5; /* External IRQ Vector/Priority 5 */ 875a47a12beSStefan Roese u8 res57[12]; 876a47a12beSStefan Roese u32 eidr5; /* External IRQ Destination 5 */ 877a47a12beSStefan Roese u8 res58[12]; 878a47a12beSStefan Roese u32 eivpr6; /* External IRQ Vector/Priority 6 */ 879a47a12beSStefan Roese u8 res59[12]; 880a47a12beSStefan Roese u32 eidr6; /* External IRQ Destination 6 */ 881a47a12beSStefan Roese u8 res60[12]; 882a47a12beSStefan Roese u32 eivpr7; /* External IRQ Vector/Priority 7 */ 883a47a12beSStefan Roese u8 res61[12]; 884a47a12beSStefan Roese u32 eidr7; /* External IRQ Destination 7 */ 885a47a12beSStefan Roese u8 res62[12]; 886a47a12beSStefan Roese u32 eivpr8; /* External IRQ Vector/Priority 8 */ 887a47a12beSStefan Roese u8 res63[12]; 888a47a12beSStefan Roese u32 eidr8; /* External IRQ Destination 8 */ 889a47a12beSStefan Roese u8 res64[12]; 890a47a12beSStefan Roese u32 eivpr9; /* External IRQ Vector/Priority 9 */ 891a47a12beSStefan Roese u8 res65[12]; 892a47a12beSStefan Roese u32 eidr9; /* External IRQ Destination 9 */ 893a47a12beSStefan Roese u8 res66[12]; 894a47a12beSStefan Roese u32 eivpr10; /* External IRQ Vector/Priority 10 */ 895a47a12beSStefan Roese u8 res67[12]; 896a47a12beSStefan Roese u32 eidr10; /* External IRQ Destination 10 */ 897a47a12beSStefan Roese u8 res68[12]; 898a47a12beSStefan Roese u32 eivpr11; /* External IRQ Vector/Priority 11 */ 899a47a12beSStefan Roese u8 res69[12]; 900a47a12beSStefan Roese u32 eidr11; /* External IRQ Destination 11 */ 901a47a12beSStefan Roese u8 res70[140]; 902a47a12beSStefan Roese u32 iivpr0; /* Internal IRQ Vector/Priority 0 */ 903a47a12beSStefan Roese u8 res71[12]; 904a47a12beSStefan Roese u32 iidr0; /* Internal IRQ Destination 0 */ 905a47a12beSStefan Roese u8 res72[12]; 906a47a12beSStefan Roese u32 iivpr1; /* Internal IRQ Vector/Priority 1 */ 907a47a12beSStefan Roese u8 res73[12]; 908a47a12beSStefan Roese u32 iidr1; /* Internal IRQ Destination 1 */ 909a47a12beSStefan Roese u8 res74[12]; 910a47a12beSStefan Roese u32 iivpr2; /* Internal IRQ Vector/Priority 2 */ 911a47a12beSStefan Roese u8 res75[12]; 912a47a12beSStefan Roese u32 iidr2; /* Internal IRQ Destination 2 */ 913a47a12beSStefan Roese u8 res76[12]; 914a47a12beSStefan Roese u32 iivpr3; /* Internal IRQ Vector/Priority 3 */ 915a47a12beSStefan Roese u8 res77[12]; 916a47a12beSStefan Roese u32 iidr3; /* Internal IRQ Destination 3 */ 917a47a12beSStefan Roese u8 res78[12]; 918a47a12beSStefan Roese u32 iivpr4; /* Internal IRQ Vector/Priority 4 */ 919a47a12beSStefan Roese u8 res79[12]; 920a47a12beSStefan Roese u32 iidr4; /* Internal IRQ Destination 4 */ 921a47a12beSStefan Roese u8 res80[12]; 922a47a12beSStefan Roese u32 iivpr5; /* Internal IRQ Vector/Priority 5 */ 923a47a12beSStefan Roese u8 res81[12]; 924a47a12beSStefan Roese u32 iidr5; /* Internal IRQ Destination 5 */ 925a47a12beSStefan Roese u8 res82[12]; 926a47a12beSStefan Roese u32 iivpr6; /* Internal IRQ Vector/Priority 6 */ 927a47a12beSStefan Roese u8 res83[12]; 928a47a12beSStefan Roese u32 iidr6; /* Internal IRQ Destination 6 */ 929a47a12beSStefan Roese u8 res84[12]; 930a47a12beSStefan Roese u32 iivpr7; /* Internal IRQ Vector/Priority 7 */ 931a47a12beSStefan Roese u8 res85[12]; 932a47a12beSStefan Roese u32 iidr7; /* Internal IRQ Destination 7 */ 933a47a12beSStefan Roese u8 res86[12]; 934a47a12beSStefan Roese u32 iivpr8; /* Internal IRQ Vector/Priority 8 */ 935a47a12beSStefan Roese u8 res87[12]; 936a47a12beSStefan Roese u32 iidr8; /* Internal IRQ Destination 8 */ 937a47a12beSStefan Roese u8 res88[12]; 938a47a12beSStefan Roese u32 iivpr9; /* Internal IRQ Vector/Priority 9 */ 939a47a12beSStefan Roese u8 res89[12]; 940a47a12beSStefan Roese u32 iidr9; /* Internal IRQ Destination 9 */ 941a47a12beSStefan Roese u8 res90[12]; 942a47a12beSStefan Roese u32 iivpr10; /* Internal IRQ Vector/Priority 10 */ 943a47a12beSStefan Roese u8 res91[12]; 944a47a12beSStefan Roese u32 iidr10; /* Internal IRQ Destination 10 */ 945a47a12beSStefan Roese u8 res92[12]; 946a47a12beSStefan Roese u32 iivpr11; /* Internal IRQ Vector/Priority 11 */ 947a47a12beSStefan Roese u8 res93[12]; 948a47a12beSStefan Roese u32 iidr11; /* Internal IRQ Destination 11 */ 949a47a12beSStefan Roese u8 res94[12]; 950a47a12beSStefan Roese u32 iivpr12; /* Internal IRQ Vector/Priority 12 */ 951a47a12beSStefan Roese u8 res95[12]; 952a47a12beSStefan Roese u32 iidr12; /* Internal IRQ Destination 12 */ 953a47a12beSStefan Roese u8 res96[12]; 954a47a12beSStefan Roese u32 iivpr13; /* Internal IRQ Vector/Priority 13 */ 955a47a12beSStefan Roese u8 res97[12]; 956a47a12beSStefan Roese u32 iidr13; /* Internal IRQ Destination 13 */ 957a47a12beSStefan Roese u8 res98[12]; 958a47a12beSStefan Roese u32 iivpr14; /* Internal IRQ Vector/Priority 14 */ 959a47a12beSStefan Roese u8 res99[12]; 960a47a12beSStefan Roese u32 iidr14; /* Internal IRQ Destination 14 */ 961a47a12beSStefan Roese u8 res100[12]; 962a47a12beSStefan Roese u32 iivpr15; /* Internal IRQ Vector/Priority 15 */ 963a47a12beSStefan Roese u8 res101[12]; 964a47a12beSStefan Roese u32 iidr15; /* Internal IRQ Destination 15 */ 965a47a12beSStefan Roese u8 res102[12]; 966a47a12beSStefan Roese u32 iivpr16; /* Internal IRQ Vector/Priority 16 */ 967a47a12beSStefan Roese u8 res103[12]; 968a47a12beSStefan Roese u32 iidr16; /* Internal IRQ Destination 16 */ 969a47a12beSStefan Roese u8 res104[12]; 970a47a12beSStefan Roese u32 iivpr17; /* Internal IRQ Vector/Priority 17 */ 971a47a12beSStefan Roese u8 res105[12]; 972a47a12beSStefan Roese u32 iidr17; /* Internal IRQ Destination 17 */ 973a47a12beSStefan Roese u8 res106[12]; 974a47a12beSStefan Roese u32 iivpr18; /* Internal IRQ Vector/Priority 18 */ 975a47a12beSStefan Roese u8 res107[12]; 976a47a12beSStefan Roese u32 iidr18; /* Internal IRQ Destination 18 */ 977a47a12beSStefan Roese u8 res108[12]; 978a47a12beSStefan Roese u32 iivpr19; /* Internal IRQ Vector/Priority 19 */ 979a47a12beSStefan Roese u8 res109[12]; 980a47a12beSStefan Roese u32 iidr19; /* Internal IRQ Destination 19 */ 981a47a12beSStefan Roese u8 res110[12]; 982a47a12beSStefan Roese u32 iivpr20; /* Internal IRQ Vector/Priority 20 */ 983a47a12beSStefan Roese u8 res111[12]; 984a47a12beSStefan Roese u32 iidr20; /* Internal IRQ Destination 20 */ 985a47a12beSStefan Roese u8 res112[12]; 986a47a12beSStefan Roese u32 iivpr21; /* Internal IRQ Vector/Priority 21 */ 987a47a12beSStefan Roese u8 res113[12]; 988a47a12beSStefan Roese u32 iidr21; /* Internal IRQ Destination 21 */ 989a47a12beSStefan Roese u8 res114[12]; 990a47a12beSStefan Roese u32 iivpr22; /* Internal IRQ Vector/Priority 22 */ 991a47a12beSStefan Roese u8 res115[12]; 992a47a12beSStefan Roese u32 iidr22; /* Internal IRQ Destination 22 */ 993a47a12beSStefan Roese u8 res116[12]; 994a47a12beSStefan Roese u32 iivpr23; /* Internal IRQ Vector/Priority 23 */ 995a47a12beSStefan Roese u8 res117[12]; 996a47a12beSStefan Roese u32 iidr23; /* Internal IRQ Destination 23 */ 997a47a12beSStefan Roese u8 res118[12]; 998a47a12beSStefan Roese u32 iivpr24; /* Internal IRQ Vector/Priority 24 */ 999a47a12beSStefan Roese u8 res119[12]; 1000a47a12beSStefan Roese u32 iidr24; /* Internal IRQ Destination 24 */ 1001a47a12beSStefan Roese u8 res120[12]; 1002a47a12beSStefan Roese u32 iivpr25; /* Internal IRQ Vector/Priority 25 */ 1003a47a12beSStefan Roese u8 res121[12]; 1004a47a12beSStefan Roese u32 iidr25; /* Internal IRQ Destination 25 */ 1005a47a12beSStefan Roese u8 res122[12]; 1006a47a12beSStefan Roese u32 iivpr26; /* Internal IRQ Vector/Priority 26 */ 1007a47a12beSStefan Roese u8 res123[12]; 1008a47a12beSStefan Roese u32 iidr26; /* Internal IRQ Destination 26 */ 1009a47a12beSStefan Roese u8 res124[12]; 1010a47a12beSStefan Roese u32 iivpr27; /* Internal IRQ Vector/Priority 27 */ 1011a47a12beSStefan Roese u8 res125[12]; 1012a47a12beSStefan Roese u32 iidr27; /* Internal IRQ Destination 27 */ 1013a47a12beSStefan Roese u8 res126[12]; 1014a47a12beSStefan Roese u32 iivpr28; /* Internal IRQ Vector/Priority 28 */ 1015a47a12beSStefan Roese u8 res127[12]; 1016a47a12beSStefan Roese u32 iidr28; /* Internal IRQ Destination 28 */ 1017a47a12beSStefan Roese u8 res128[12]; 1018a47a12beSStefan Roese u32 iivpr29; /* Internal IRQ Vector/Priority 29 */ 1019a47a12beSStefan Roese u8 res129[12]; 1020a47a12beSStefan Roese u32 iidr29; /* Internal IRQ Destination 29 */ 1021a47a12beSStefan Roese u8 res130[12]; 1022a47a12beSStefan Roese u32 iivpr30; /* Internal IRQ Vector/Priority 30 */ 1023a47a12beSStefan Roese u8 res131[12]; 1024a47a12beSStefan Roese u32 iidr30; /* Internal IRQ Destination 30 */ 1025a47a12beSStefan Roese u8 res132[12]; 1026a47a12beSStefan Roese u32 iivpr31; /* Internal IRQ Vector/Priority 31 */ 1027a47a12beSStefan Roese u8 res133[12]; 1028a47a12beSStefan Roese u32 iidr31; /* Internal IRQ Destination 31 */ 1029a47a12beSStefan Roese u8 res134[4108]; 1030a47a12beSStefan Roese u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */ 1031a47a12beSStefan Roese u8 res135[12]; 1032a47a12beSStefan Roese u32 midr0; /* Messaging IRQ Destination 0 */ 1033a47a12beSStefan Roese u8 res136[12]; 1034a47a12beSStefan Roese u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */ 1035a47a12beSStefan Roese u8 res137[12]; 1036a47a12beSStefan Roese u32 midr1; /* Messaging IRQ Destination 1 */ 1037a47a12beSStefan Roese u8 res138[12]; 1038a47a12beSStefan Roese u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */ 1039a47a12beSStefan Roese u8 res139[12]; 1040a47a12beSStefan Roese u32 midr2; /* Messaging IRQ Destination 2 */ 1041a47a12beSStefan Roese u8 res140[12]; 1042a47a12beSStefan Roese u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */ 1043a47a12beSStefan Roese u8 res141[12]; 1044a47a12beSStefan Roese u32 midr3; /* Messaging IRQ Destination 3 */ 1045a47a12beSStefan Roese u8 res142[59852]; 1046a47a12beSStefan Roese u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */ 1047a47a12beSStefan Roese u8 res143[12]; 1048a47a12beSStefan Roese u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */ 1049a47a12beSStefan Roese u8 res144[12]; 1050a47a12beSStefan Roese u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */ 1051a47a12beSStefan Roese u8 res145[12]; 1052a47a12beSStefan Roese u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */ 1053a47a12beSStefan Roese u8 res146[12]; 1054a47a12beSStefan Roese u32 ctpr0; /* Current Task Priority for Processor 0 */ 1055a47a12beSStefan Roese u8 res147[12]; 1056a47a12beSStefan Roese u32 whoami0; /* Who Am I for Processor 0 */ 1057a47a12beSStefan Roese u8 res148[12]; 1058a47a12beSStefan Roese u32 iack0; /* IRQ Acknowledge for Processor 0 */ 1059a47a12beSStefan Roese u8 res149[12]; 1060a47a12beSStefan Roese u32 eoi0; /* End Of IRQ for Processor 0 */ 1061a47a12beSStefan Roese u8 res150[130892]; 1062a47a12beSStefan Roese } ccsr_pic_t; 1063a47a12beSStefan Roese 1064a47a12beSStefan Roese /* CPM Block */ 1065a47a12beSStefan Roese #ifndef CONFIG_CPM2 1066a47a12beSStefan Roese typedef struct ccsr_cpm { 1067a47a12beSStefan Roese u8 res[262144]; 1068a47a12beSStefan Roese } ccsr_cpm_t; 1069a47a12beSStefan Roese #else 1070a47a12beSStefan Roese /* 1071a47a12beSStefan Roese * DPARM 1072a47a12beSStefan Roese * General SIU 1073a47a12beSStefan Roese */ 1074a47a12beSStefan Roese typedef struct ccsr_cpm_siu { 1075a47a12beSStefan Roese u8 res1[80]; 1076a47a12beSStefan Roese u32 smaer; 1077a47a12beSStefan Roese u32 smser; 1078a47a12beSStefan Roese u32 smevr; 1079a47a12beSStefan Roese u8 res2[4]; 1080a47a12beSStefan Roese u32 lmaer; 1081a47a12beSStefan Roese u32 lmser; 1082a47a12beSStefan Roese u32 lmevr; 1083a47a12beSStefan Roese u8 res3[2964]; 1084a47a12beSStefan Roese } ccsr_cpm_siu_t; 1085a47a12beSStefan Roese 1086a47a12beSStefan Roese /* IRQ Controller */ 1087a47a12beSStefan Roese typedef struct ccsr_cpm_intctl { 1088a47a12beSStefan Roese u16 sicr; 1089a47a12beSStefan Roese u8 res1[2]; 1090a47a12beSStefan Roese u32 sivec; 1091a47a12beSStefan Roese u32 sipnrh; 1092a47a12beSStefan Roese u32 sipnrl; 1093a47a12beSStefan Roese u32 siprr; 1094a47a12beSStefan Roese u32 scprrh; 1095a47a12beSStefan Roese u32 scprrl; 1096a47a12beSStefan Roese u32 simrh; 1097a47a12beSStefan Roese u32 simrl; 1098a47a12beSStefan Roese u32 siexr; 1099a47a12beSStefan Roese u8 res2[88]; 1100a47a12beSStefan Roese u32 sccr; 1101a47a12beSStefan Roese u8 res3[124]; 1102a47a12beSStefan Roese } ccsr_cpm_intctl_t; 1103a47a12beSStefan Roese 1104a47a12beSStefan Roese /* input/output port */ 1105a47a12beSStefan Roese typedef struct ccsr_cpm_iop { 1106a47a12beSStefan Roese u32 pdira; 1107a47a12beSStefan Roese u32 ppara; 1108a47a12beSStefan Roese u32 psora; 1109a47a12beSStefan Roese u32 podra; 1110a47a12beSStefan Roese u32 pdata; 1111a47a12beSStefan Roese u8 res1[12]; 1112a47a12beSStefan Roese u32 pdirb; 1113a47a12beSStefan Roese u32 pparb; 1114a47a12beSStefan Roese u32 psorb; 1115a47a12beSStefan Roese u32 podrb; 1116a47a12beSStefan Roese u32 pdatb; 1117a47a12beSStefan Roese u8 res2[12]; 1118a47a12beSStefan Roese u32 pdirc; 1119a47a12beSStefan Roese u32 pparc; 1120a47a12beSStefan Roese u32 psorc; 1121a47a12beSStefan Roese u32 podrc; 1122a47a12beSStefan Roese u32 pdatc; 1123a47a12beSStefan Roese u8 res3[12]; 1124a47a12beSStefan Roese u32 pdird; 1125a47a12beSStefan Roese u32 ppard; 1126a47a12beSStefan Roese u32 psord; 1127a47a12beSStefan Roese u32 podrd; 1128a47a12beSStefan Roese u32 pdatd; 1129a47a12beSStefan Roese u8 res4[12]; 1130a47a12beSStefan Roese } ccsr_cpm_iop_t; 1131a47a12beSStefan Roese 1132a47a12beSStefan Roese /* CPM timers */ 1133a47a12beSStefan Roese typedef struct ccsr_cpm_timer { 1134a47a12beSStefan Roese u8 tgcr1; 1135a47a12beSStefan Roese u8 res1[3]; 1136a47a12beSStefan Roese u8 tgcr2; 1137a47a12beSStefan Roese u8 res2[11]; 1138a47a12beSStefan Roese u16 tmr1; 1139a47a12beSStefan Roese u16 tmr2; 1140a47a12beSStefan Roese u16 trr1; 1141a47a12beSStefan Roese u16 trr2; 1142a47a12beSStefan Roese u16 tcr1; 1143a47a12beSStefan Roese u16 tcr2; 1144a47a12beSStefan Roese u16 tcn1; 1145a47a12beSStefan Roese u16 tcn2; 1146a47a12beSStefan Roese u16 tmr3; 1147a47a12beSStefan Roese u16 tmr4; 1148a47a12beSStefan Roese u16 trr3; 1149a47a12beSStefan Roese u16 trr4; 1150a47a12beSStefan Roese u16 tcr3; 1151a47a12beSStefan Roese u16 tcr4; 1152a47a12beSStefan Roese u16 tcn3; 1153a47a12beSStefan Roese u16 tcn4; 1154a47a12beSStefan Roese u16 ter1; 1155a47a12beSStefan Roese u16 ter2; 1156a47a12beSStefan Roese u16 ter3; 1157a47a12beSStefan Roese u16 ter4; 1158a47a12beSStefan Roese u8 res3[608]; 1159a47a12beSStefan Roese } ccsr_cpm_timer_t; 1160a47a12beSStefan Roese 1161a47a12beSStefan Roese /* SDMA */ 1162a47a12beSStefan Roese typedef struct ccsr_cpm_sdma { 1163a47a12beSStefan Roese u8 sdsr; 1164a47a12beSStefan Roese u8 res1[3]; 1165a47a12beSStefan Roese u8 sdmr; 1166a47a12beSStefan Roese u8 res2[739]; 1167a47a12beSStefan Roese } ccsr_cpm_sdma_t; 1168a47a12beSStefan Roese 1169a47a12beSStefan Roese /* FCC1 */ 1170a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1 { 1171a47a12beSStefan Roese u32 gfmr; 1172a47a12beSStefan Roese u32 fpsmr; 1173a47a12beSStefan Roese u16 ftodr; 1174a47a12beSStefan Roese u8 res1[2]; 1175a47a12beSStefan Roese u16 fdsr; 1176a47a12beSStefan Roese u8 res2[2]; 1177a47a12beSStefan Roese u16 fcce; 1178a47a12beSStefan Roese u8 res3[2]; 1179a47a12beSStefan Roese u16 fccm; 1180a47a12beSStefan Roese u8 res4[2]; 1181a47a12beSStefan Roese u8 fccs; 1182a47a12beSStefan Roese u8 res5[3]; 1183a47a12beSStefan Roese u8 ftirr_phy[4]; 1184a47a12beSStefan Roese } ccsr_cpm_fcc1_t; 1185a47a12beSStefan Roese 1186a47a12beSStefan Roese /* FCC2 */ 1187a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2 { 1188a47a12beSStefan Roese u32 gfmr; 1189a47a12beSStefan Roese u32 fpsmr; 1190a47a12beSStefan Roese u16 ftodr; 1191a47a12beSStefan Roese u8 res1[2]; 1192a47a12beSStefan Roese u16 fdsr; 1193a47a12beSStefan Roese u8 res2[2]; 1194a47a12beSStefan Roese u16 fcce; 1195a47a12beSStefan Roese u8 res3[2]; 1196a47a12beSStefan Roese u16 fccm; 1197a47a12beSStefan Roese u8 res4[2]; 1198a47a12beSStefan Roese u8 fccs; 1199a47a12beSStefan Roese u8 res5[3]; 1200a47a12beSStefan Roese u8 ftirr_phy[4]; 1201a47a12beSStefan Roese } ccsr_cpm_fcc2_t; 1202a47a12beSStefan Roese 1203a47a12beSStefan Roese /* FCC3 */ 1204a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3 { 1205a47a12beSStefan Roese u32 gfmr; 1206a47a12beSStefan Roese u32 fpsmr; 1207a47a12beSStefan Roese u16 ftodr; 1208a47a12beSStefan Roese u8 res1[2]; 1209a47a12beSStefan Roese u16 fdsr; 1210a47a12beSStefan Roese u8 res2[2]; 1211a47a12beSStefan Roese u16 fcce; 1212a47a12beSStefan Roese u8 res3[2]; 1213a47a12beSStefan Roese u16 fccm; 1214a47a12beSStefan Roese u8 res4[2]; 1215a47a12beSStefan Roese u8 fccs; 1216a47a12beSStefan Roese u8 res5[3]; 1217a47a12beSStefan Roese u8 res[36]; 1218a47a12beSStefan Roese } ccsr_cpm_fcc3_t; 1219a47a12beSStefan Roese 1220a47a12beSStefan Roese /* FCC1 extended */ 1221a47a12beSStefan Roese typedef struct ccsr_cpm_fcc1_ext { 1222a47a12beSStefan Roese u32 firper; 1223a47a12beSStefan Roese u32 firer; 1224a47a12beSStefan Roese u32 firsr_h; 1225a47a12beSStefan Roese u32 firsr_l; 1226a47a12beSStefan Roese u8 gfemr; 1227a47a12beSStefan Roese u8 res[15]; 1228a47a12beSStefan Roese 1229a47a12beSStefan Roese } ccsr_cpm_fcc1_ext_t; 1230a47a12beSStefan Roese 1231a47a12beSStefan Roese /* FCC2 extended */ 1232a47a12beSStefan Roese typedef struct ccsr_cpm_fcc2_ext { 1233a47a12beSStefan Roese u32 firper; 1234a47a12beSStefan Roese u32 firer; 1235a47a12beSStefan Roese u32 firsr_h; 1236a47a12beSStefan Roese u32 firsr_l; 1237a47a12beSStefan Roese u8 gfemr; 1238a47a12beSStefan Roese u8 res[31]; 1239a47a12beSStefan Roese } ccsr_cpm_fcc2_ext_t; 1240a47a12beSStefan Roese 1241a47a12beSStefan Roese /* FCC3 extended */ 1242a47a12beSStefan Roese typedef struct ccsr_cpm_fcc3_ext { 1243a47a12beSStefan Roese u8 gfemr; 1244a47a12beSStefan Roese u8 res[47]; 1245a47a12beSStefan Roese } ccsr_cpm_fcc3_ext_t; 1246a47a12beSStefan Roese 1247a47a12beSStefan Roese /* TC layers */ 1248a47a12beSStefan Roese typedef struct ccsr_cpm_tmp1 { 1249a47a12beSStefan Roese u8 res[496]; 1250a47a12beSStefan Roese } ccsr_cpm_tmp1_t; 1251a47a12beSStefan Roese 1252a47a12beSStefan Roese /* BRGs:5,6,7,8 */ 1253a47a12beSStefan Roese typedef struct ccsr_cpm_brg2 { 1254a47a12beSStefan Roese u32 brgc5; 1255a47a12beSStefan Roese u32 brgc6; 1256a47a12beSStefan Roese u32 brgc7; 1257a47a12beSStefan Roese u32 brgc8; 1258a47a12beSStefan Roese u8 res[608]; 1259a47a12beSStefan Roese } ccsr_cpm_brg2_t; 1260a47a12beSStefan Roese 1261a47a12beSStefan Roese /* I2C */ 1262a47a12beSStefan Roese typedef struct ccsr_cpm_i2c { 1263a47a12beSStefan Roese u8 i2mod; 1264a47a12beSStefan Roese u8 res1[3]; 1265a47a12beSStefan Roese u8 i2add; 1266a47a12beSStefan Roese u8 res2[3]; 1267a47a12beSStefan Roese u8 i2brg; 1268a47a12beSStefan Roese u8 res3[3]; 1269a47a12beSStefan Roese u8 i2com; 1270a47a12beSStefan Roese u8 res4[3]; 1271a47a12beSStefan Roese u8 i2cer; 1272a47a12beSStefan Roese u8 res5[3]; 1273a47a12beSStefan Roese u8 i2cmr; 1274a47a12beSStefan Roese u8 res6[331]; 1275a47a12beSStefan Roese } ccsr_cpm_i2c_t; 1276a47a12beSStefan Roese 1277a47a12beSStefan Roese /* CPM core */ 1278a47a12beSStefan Roese typedef struct ccsr_cpm_cp { 1279a47a12beSStefan Roese u32 cpcr; 1280a47a12beSStefan Roese u32 rccr; 1281a47a12beSStefan Roese u8 res1[14]; 1282a47a12beSStefan Roese u16 rter; 1283a47a12beSStefan Roese u8 res2[2]; 1284a47a12beSStefan Roese u16 rtmr; 1285a47a12beSStefan Roese u16 rtscr; 1286a47a12beSStefan Roese u8 res3[2]; 1287a47a12beSStefan Roese u32 rtsr; 1288a47a12beSStefan Roese u8 res4[12]; 1289a47a12beSStefan Roese } ccsr_cpm_cp_t; 1290a47a12beSStefan Roese 1291a47a12beSStefan Roese /* BRGs:1,2,3,4 */ 1292a47a12beSStefan Roese typedef struct ccsr_cpm_brg1 { 1293a47a12beSStefan Roese u32 brgc1; 1294a47a12beSStefan Roese u32 brgc2; 1295a47a12beSStefan Roese u32 brgc3; 1296a47a12beSStefan Roese u32 brgc4; 1297a47a12beSStefan Roese } ccsr_cpm_brg1_t; 1298a47a12beSStefan Roese 1299a47a12beSStefan Roese /* SCC1-SCC4 */ 1300a47a12beSStefan Roese typedef struct ccsr_cpm_scc { 1301a47a12beSStefan Roese u32 gsmrl; 1302a47a12beSStefan Roese u32 gsmrh; 1303a47a12beSStefan Roese u16 psmr; 1304a47a12beSStefan Roese u8 res1[2]; 1305a47a12beSStefan Roese u16 todr; 1306a47a12beSStefan Roese u16 dsr; 1307a47a12beSStefan Roese u16 scce; 1308a47a12beSStefan Roese u8 res2[2]; 1309a47a12beSStefan Roese u16 sccm; 1310a47a12beSStefan Roese u8 res3; 1311a47a12beSStefan Roese u8 sccs; 1312a47a12beSStefan Roese u8 res4[8]; 1313a47a12beSStefan Roese } ccsr_cpm_scc_t; 1314a47a12beSStefan Roese 1315a47a12beSStefan Roese typedef struct ccsr_cpm_tmp2 { 1316a47a12beSStefan Roese u8 res[32]; 1317a47a12beSStefan Roese } ccsr_cpm_tmp2_t; 1318a47a12beSStefan Roese 1319a47a12beSStefan Roese /* SPI */ 1320a47a12beSStefan Roese typedef struct ccsr_cpm_spi { 1321a47a12beSStefan Roese u16 spmode; 1322a47a12beSStefan Roese u8 res1[4]; 1323a47a12beSStefan Roese u8 spie; 1324a47a12beSStefan Roese u8 res2[3]; 1325a47a12beSStefan Roese u8 spim; 1326a47a12beSStefan Roese u8 res3[2]; 1327a47a12beSStefan Roese u8 spcom; 1328a47a12beSStefan Roese u8 res4[82]; 1329a47a12beSStefan Roese } ccsr_cpm_spi_t; 1330a47a12beSStefan Roese 1331a47a12beSStefan Roese /* CPM MUX */ 1332a47a12beSStefan Roese typedef struct ccsr_cpm_mux { 1333a47a12beSStefan Roese u8 cmxsi1cr; 1334a47a12beSStefan Roese u8 res1; 1335a47a12beSStefan Roese u8 cmxsi2cr; 1336a47a12beSStefan Roese u8 res2; 1337a47a12beSStefan Roese u32 cmxfcr; 1338a47a12beSStefan Roese u32 cmxscr; 1339a47a12beSStefan Roese u8 res3[2]; 1340a47a12beSStefan Roese u16 cmxuar; 1341a47a12beSStefan Roese u8 res4[16]; 1342a47a12beSStefan Roese } ccsr_cpm_mux_t; 1343a47a12beSStefan Roese 1344a47a12beSStefan Roese /* SI,MCC,etc */ 1345a47a12beSStefan Roese typedef struct ccsr_cpm_tmp3 { 1346a47a12beSStefan Roese u8 res[58592]; 1347a47a12beSStefan Roese } ccsr_cpm_tmp3_t; 1348a47a12beSStefan Roese 1349a47a12beSStefan Roese typedef struct ccsr_cpm_iram { 1350a47a12beSStefan Roese u32 iram[8192]; 1351a47a12beSStefan Roese u8 res[98304]; 1352a47a12beSStefan Roese } ccsr_cpm_iram_t; 1353a47a12beSStefan Roese 1354a47a12beSStefan Roese typedef struct ccsr_cpm { 1355a47a12beSStefan Roese /* Some references are into the unique & known dpram spaces, 1356a47a12beSStefan Roese * others are from the generic base. 1357a47a12beSStefan Roese */ 1358a47a12beSStefan Roese #define im_dprambase im_dpram1 1359a47a12beSStefan Roese u8 im_dpram1[16*1024]; 1360a47a12beSStefan Roese u8 res1[16*1024]; 1361a47a12beSStefan Roese u8 im_dpram2[16*1024]; 1362a47a12beSStefan Roese u8 res2[16*1024]; 1363a47a12beSStefan Roese ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */ 1364a47a12beSStefan Roese ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */ 1365a47a12beSStefan Roese ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */ 1366a47a12beSStefan Roese ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */ 1367a47a12beSStefan Roese ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */ 1368a47a12beSStefan Roese ccsr_cpm_fcc1_t im_cpm_fcc1; 1369a47a12beSStefan Roese ccsr_cpm_fcc2_t im_cpm_fcc2; 1370a47a12beSStefan Roese ccsr_cpm_fcc3_t im_cpm_fcc3; 1371a47a12beSStefan Roese ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext; 1372a47a12beSStefan Roese ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext; 1373a47a12beSStefan Roese ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext; 1374a47a12beSStefan Roese ccsr_cpm_tmp1_t im_cpm_tmp1; 1375a47a12beSStefan Roese ccsr_cpm_brg2_t im_cpm_brg2; 1376a47a12beSStefan Roese ccsr_cpm_i2c_t im_cpm_i2c; 1377a47a12beSStefan Roese ccsr_cpm_cp_t im_cpm_cp; 1378a47a12beSStefan Roese ccsr_cpm_brg1_t im_cpm_brg1; 1379a47a12beSStefan Roese ccsr_cpm_scc_t im_cpm_scc[4]; 1380a47a12beSStefan Roese ccsr_cpm_tmp2_t im_cpm_tmp2; 1381a47a12beSStefan Roese ccsr_cpm_spi_t im_cpm_spi; 1382a47a12beSStefan Roese ccsr_cpm_mux_t im_cpm_mux; 1383a47a12beSStefan Roese ccsr_cpm_tmp3_t im_cpm_tmp3; 1384a47a12beSStefan Roese ccsr_cpm_iram_t im_cpm_iram; 1385a47a12beSStefan Roese } ccsr_cpm_t; 1386a47a12beSStefan Roese #endif 1387a47a12beSStefan Roese 1388a47a12beSStefan Roese /* RapidIO Registers */ 1389a47a12beSStefan Roese typedef struct ccsr_rio { 1390a47a12beSStefan Roese u32 didcar; /* Device Identity Capability */ 1391a47a12beSStefan Roese u32 dicar; /* Device Information Capability */ 1392a47a12beSStefan Roese u32 aidcar; /* Assembly Identity Capability */ 1393a47a12beSStefan Roese u32 aicar; /* Assembly Information Capability */ 1394a47a12beSStefan Roese u32 pefcar; /* Processing Element Features Capability */ 1395a47a12beSStefan Roese u32 spicar; /* Switch Port Information Capability */ 1396a47a12beSStefan Roese u32 socar; /* Source Operations Capability */ 1397a47a12beSStefan Roese u32 docar; /* Destination Operations Capability */ 1398a47a12beSStefan Roese u8 res1[32]; 1399a47a12beSStefan Roese u32 msr; /* Mailbox Cmd And Status */ 1400a47a12beSStefan Roese u32 pwdcsr; /* Port-Write & Doorbell Cmd And Status */ 1401a47a12beSStefan Roese u8 res2[4]; 1402a47a12beSStefan Roese u32 pellccsr; /* Processing Element Logic Layer CCSR */ 1403a47a12beSStefan Roese u8 res3[12]; 1404a47a12beSStefan Roese u32 lcsbacsr; /* Local Cfg Space Base Addr Cmd & Status */ 1405a47a12beSStefan Roese u32 bdidcsr; /* Base Device ID Cmd & Status */ 1406a47a12beSStefan Roese u8 res4[4]; 1407a47a12beSStefan Roese u32 hbdidlcsr; /* Host Base Device ID Lock Cmd & Status */ 1408a47a12beSStefan Roese u32 ctcsr; /* Component Tag Cmd & Status */ 1409a47a12beSStefan Roese u8 res5[144]; 1410a47a12beSStefan Roese u32 pmbh0csr; /* Port Maint. Block Hdr 0 Cmd & Status */ 1411a47a12beSStefan Roese u8 res6[28]; 1412a47a12beSStefan Roese u32 pltoccsr; /* Port Link Time-out Ctrl Cmd & Status */ 1413a47a12beSStefan Roese u32 prtoccsr; /* Port Response Time-out Ctrl Cmd & Status */ 1414a47a12beSStefan Roese u8 res7[20]; 1415a47a12beSStefan Roese u32 pgccsr; /* Port General Cmd & Status */ 1416a47a12beSStefan Roese u32 plmreqcsr; /* Port Link Maint. Request Cmd & Status */ 1417a47a12beSStefan Roese u32 plmrespcsr; /* Port Link Maint. Response Cmd & Status */ 1418a47a12beSStefan Roese u32 plascsr; /* Port Local Ackid Status Cmd & Status */ 1419a47a12beSStefan Roese u8 res8[12]; 1420a47a12beSStefan Roese u32 pescsr; /* Port Error & Status Cmd & Status */ 1421a47a12beSStefan Roese u32 pccsr; /* Port Control Cmd & Status */ 1422a47a12beSStefan Roese u8 res9[65184]; 1423a47a12beSStefan Roese u32 cr; /* Port Control Cmd & Status */ 1424a47a12beSStefan Roese u8 res10[12]; 1425a47a12beSStefan Roese u32 pcr; /* Port Configuration */ 1426a47a12beSStefan Roese u32 peir; /* Port Error Injection */ 1427a47a12beSStefan Roese u8 res11[3048]; 1428a47a12beSStefan Roese u32 rowtar0; /* RIO Outbound Window Translation Addr 0 */ 1429a47a12beSStefan Roese u8 res12[12]; 1430a47a12beSStefan Roese u32 rowar0; /* RIO Outbound Attrs 0 */ 1431a47a12beSStefan Roese u8 res13[12]; 1432a47a12beSStefan Roese u32 rowtar1; /* RIO Outbound Window Translation Addr 1 */ 1433a47a12beSStefan Roese u8 res14[4]; 1434a47a12beSStefan Roese u32 rowbar1; /* RIO Outbound Window Base Addr 1 */ 1435a47a12beSStefan Roese u8 res15[4]; 1436a47a12beSStefan Roese u32 rowar1; /* RIO Outbound Attrs 1 */ 1437a47a12beSStefan Roese u8 res16[12]; 1438a47a12beSStefan Roese u32 rowtar2; /* RIO Outbound Window Translation Addr 2 */ 1439a47a12beSStefan Roese u8 res17[4]; 1440a47a12beSStefan Roese u32 rowbar2; /* RIO Outbound Window Base Addr 2 */ 1441a47a12beSStefan Roese u8 res18[4]; 1442a47a12beSStefan Roese u32 rowar2; /* RIO Outbound Attrs 2 */ 1443a47a12beSStefan Roese u8 res19[12]; 1444a47a12beSStefan Roese u32 rowtar3; /* RIO Outbound Window Translation Addr 3 */ 1445a47a12beSStefan Roese u8 res20[4]; 1446a47a12beSStefan Roese u32 rowbar3; /* RIO Outbound Window Base Addr 3 */ 1447a47a12beSStefan Roese u8 res21[4]; 1448a47a12beSStefan Roese u32 rowar3; /* RIO Outbound Attrs 3 */ 1449a47a12beSStefan Roese u8 res22[12]; 1450a47a12beSStefan Roese u32 rowtar4; /* RIO Outbound Window Translation Addr 4 */ 1451a47a12beSStefan Roese u8 res23[4]; 1452a47a12beSStefan Roese u32 rowbar4; /* RIO Outbound Window Base Addr 4 */ 1453a47a12beSStefan Roese u8 res24[4]; 1454a47a12beSStefan Roese u32 rowar4; /* RIO Outbound Attrs 4 */ 1455a47a12beSStefan Roese u8 res25[12]; 1456a47a12beSStefan Roese u32 rowtar5; /* RIO Outbound Window Translation Addr 5 */ 1457a47a12beSStefan Roese u8 res26[4]; 1458a47a12beSStefan Roese u32 rowbar5; /* RIO Outbound Window Base Addr 5 */ 1459a47a12beSStefan Roese u8 res27[4]; 1460a47a12beSStefan Roese u32 rowar5; /* RIO Outbound Attrs 5 */ 1461a47a12beSStefan Roese u8 res28[12]; 1462a47a12beSStefan Roese u32 rowtar6; /* RIO Outbound Window Translation Addr 6 */ 1463a47a12beSStefan Roese u8 res29[4]; 1464a47a12beSStefan Roese u32 rowbar6; /* RIO Outbound Window Base Addr 6 */ 1465a47a12beSStefan Roese u8 res30[4]; 1466a47a12beSStefan Roese u32 rowar6; /* RIO Outbound Attrs 6 */ 1467a47a12beSStefan Roese u8 res31[12]; 1468a47a12beSStefan Roese u32 rowtar7; /* RIO Outbound Window Translation Addr 7 */ 1469a47a12beSStefan Roese u8 res32[4]; 1470a47a12beSStefan Roese u32 rowbar7; /* RIO Outbound Window Base Addr 7 */ 1471a47a12beSStefan Roese u8 res33[4]; 1472a47a12beSStefan Roese u32 rowar7; /* RIO Outbound Attrs 7 */ 1473a47a12beSStefan Roese u8 res34[12]; 1474a47a12beSStefan Roese u32 rowtar8; /* RIO Outbound Window Translation Addr 8 */ 1475a47a12beSStefan Roese u8 res35[4]; 1476a47a12beSStefan Roese u32 rowbar8; /* RIO Outbound Window Base Addr 8 */ 1477a47a12beSStefan Roese u8 res36[4]; 1478a47a12beSStefan Roese u32 rowar8; /* RIO Outbound Attrs 8 */ 1479a47a12beSStefan Roese u8 res37[76]; 1480a47a12beSStefan Roese u32 riwtar4; /* RIO Inbound Window Translation Addr 4 */ 1481a47a12beSStefan Roese u8 res38[4]; 1482a47a12beSStefan Roese u32 riwbar4; /* RIO Inbound Window Base Addr 4 */ 1483a47a12beSStefan Roese u8 res39[4]; 1484a47a12beSStefan Roese u32 riwar4; /* RIO Inbound Attrs 4 */ 1485a47a12beSStefan Roese u8 res40[12]; 1486a47a12beSStefan Roese u32 riwtar3; /* RIO Inbound Window Translation Addr 3 */ 1487a47a12beSStefan Roese u8 res41[4]; 1488a47a12beSStefan Roese u32 riwbar3; /* RIO Inbound Window Base Addr 3 */ 1489a47a12beSStefan Roese u8 res42[4]; 1490a47a12beSStefan Roese u32 riwar3; /* RIO Inbound Attrs 3 */ 1491a47a12beSStefan Roese u8 res43[12]; 1492a47a12beSStefan Roese u32 riwtar2; /* RIO Inbound Window Translation Addr 2 */ 1493a47a12beSStefan Roese u8 res44[4]; 1494a47a12beSStefan Roese u32 riwbar2; /* RIO Inbound Window Base Addr 2 */ 1495a47a12beSStefan Roese u8 res45[4]; 1496a47a12beSStefan Roese u32 riwar2; /* RIO Inbound Attrs 2 */ 1497a47a12beSStefan Roese u8 res46[12]; 1498a47a12beSStefan Roese u32 riwtar1; /* RIO Inbound Window Translation Addr 1 */ 1499a47a12beSStefan Roese u8 res47[4]; 1500a47a12beSStefan Roese u32 riwbar1; /* RIO Inbound Window Base Addr 1 */ 1501a47a12beSStefan Roese u8 res48[4]; 1502a47a12beSStefan Roese u32 riwar1; /* RIO Inbound Attrs 1 */ 1503a47a12beSStefan Roese u8 res49[12]; 1504a47a12beSStefan Roese u32 riwtar0; /* RIO Inbound Window Translation Addr 0 */ 1505a47a12beSStefan Roese u8 res50[12]; 1506a47a12beSStefan Roese u32 riwar0; /* RIO Inbound Attrs 0 */ 1507a47a12beSStefan Roese u8 res51[12]; 1508a47a12beSStefan Roese u32 pnfedr; /* Port Notification/Fatal Error Detect */ 1509a47a12beSStefan Roese u32 pnfedir; /* Port Notification/Fatal Error Detect */ 1510a47a12beSStefan Roese u32 pnfeier; /* Port Notification/Fatal Error IRQ Enable */ 1511a47a12beSStefan Roese u32 pecr; /* Port Error Control */ 1512a47a12beSStefan Roese u32 pepcsr0; /* Port Error Packet/Control Symbol 0 */ 1513a47a12beSStefan Roese u32 pepr1; /* Port Error Packet 1 */ 1514a47a12beSStefan Roese u32 pepr2; /* Port Error Packet 2 */ 1515a47a12beSStefan Roese u8 res52[4]; 1516a47a12beSStefan Roese u32 predr; /* Port Recoverable Error Detect */ 1517a47a12beSStefan Roese u8 res53[4]; 1518a47a12beSStefan Roese u32 pertr; /* Port Error Recovery Threshold */ 1519a47a12beSStefan Roese u32 prtr; /* Port Retry Threshold */ 1520a47a12beSStefan Roese u8 res54[464]; 1521a47a12beSStefan Roese u32 omr; /* Outbound Mode */ 1522a47a12beSStefan Roese u32 osr; /* Outbound Status */ 1523a47a12beSStefan Roese u32 eodqtpar; /* Extended Outbound Desc Queue Tail Ptr Addr */ 1524a47a12beSStefan Roese u32 odqtpar; /* Outbound Desc Queue Tail Ptr Addr */ 1525a47a12beSStefan Roese u32 eosar; /* Extended Outbound Unit Source Addr */ 1526a47a12beSStefan Roese u32 osar; /* Outbound Unit Source Addr */ 1527a47a12beSStefan Roese u32 odpr; /* Outbound Destination Port */ 1528a47a12beSStefan Roese u32 odatr; /* Outbound Destination Attrs */ 1529a47a12beSStefan Roese u32 odcr; /* Outbound Doubleword Count */ 1530a47a12beSStefan Roese u32 eodqhpar; /* Extended Outbound Desc Queue Head Ptr Addr */ 1531a47a12beSStefan Roese u32 odqhpar; /* Outbound Desc Queue Head Ptr Addr */ 1532a47a12beSStefan Roese u8 res55[52]; 1533a47a12beSStefan Roese u32 imr; /* Outbound Mode */ 1534a47a12beSStefan Roese u32 isr; /* Inbound Status */ 1535a47a12beSStefan Roese u32 eidqtpar; /* Extended Inbound Desc Queue Tail Ptr Addr */ 1536a47a12beSStefan Roese u32 idqtpar; /* Inbound Desc Queue Tail Ptr Addr */ 1537a47a12beSStefan Roese u32 eifqhpar; /* Extended Inbound Frame Queue Head Ptr Addr */ 1538a47a12beSStefan Roese u32 ifqhpar; /* Inbound Frame Queue Head Ptr Addr */ 1539a47a12beSStefan Roese u8 res56[1000]; 1540a47a12beSStefan Roese u32 dmr; /* Doorbell Mode */ 1541a47a12beSStefan Roese u32 dsr; /* Doorbell Status */ 1542a47a12beSStefan Roese u32 edqtpar; /* Extended Doorbell Queue Tail Ptr Addr */ 1543a47a12beSStefan Roese u32 dqtpar; /* Doorbell Queue Tail Ptr Addr */ 1544a47a12beSStefan Roese u32 edqhpar; /* Extended Doorbell Queue Head Ptr Addr */ 1545a47a12beSStefan Roese u32 dqhpar; /* Doorbell Queue Head Ptr Addr */ 1546a47a12beSStefan Roese u8 res57[104]; 1547a47a12beSStefan Roese u32 pwmr; /* Port-Write Mode */ 1548a47a12beSStefan Roese u32 pwsr; /* Port-Write Status */ 1549a47a12beSStefan Roese u32 epwqbar; /* Extended Port-Write Queue Base Addr */ 1550a47a12beSStefan Roese u32 pwqbar; /* Port-Write Queue Base Addr */ 1551a47a12beSStefan Roese u8 res58[60176]; 1552a47a12beSStefan Roese } ccsr_rio_t; 1553a47a12beSStefan Roese 1554a47a12beSStefan Roese /* Quick Engine Block Pin Muxing Registers */ 1555a47a12beSStefan Roese typedef struct par_io { 1556a47a12beSStefan Roese u32 cpodr; 1557a47a12beSStefan Roese u32 cpdat; 1558a47a12beSStefan Roese u32 cpdir1; 1559a47a12beSStefan Roese u32 cpdir2; 1560a47a12beSStefan Roese u32 cppar1; 1561a47a12beSStefan Roese u32 cppar2; 1562a47a12beSStefan Roese u8 res[8]; 1563a47a12beSStefan Roese } par_io_t; 1564a47a12beSStefan Roese 1565a47a12beSStefan Roese #ifdef CONFIG_SYS_FSL_CPC 1566a47a12beSStefan Roese /* 1567a47a12beSStefan Roese * Define a single offset that is the start of all the CPC register 1568a47a12beSStefan Roese * blocks - if there is more than one CPC, we expect these to be 1569a47a12beSStefan Roese * contiguous 4k regions 1570a47a12beSStefan Roese */ 1571a47a12beSStefan Roese 1572a47a12beSStefan Roese typedef struct cpc_corenet { 1573a47a12beSStefan Roese u32 cpccsr0; /* Config/status reg */ 1574a47a12beSStefan Roese u32 res1; 1575a47a12beSStefan Roese u32 cpccfg0; /* Configuration register */ 1576a47a12beSStefan Roese u32 res2; 1577a47a12beSStefan Roese u32 cpcewcr0; /* External Write reg 0 */ 1578a47a12beSStefan Roese u32 cpcewabr0; /* External write base reg 0 */ 1579a47a12beSStefan Roese u32 res3[2]; 1580a47a12beSStefan Roese u32 cpcewcr1; /* External Write reg 1 */ 1581a47a12beSStefan Roese u32 cpcewabr1; /* External write base reg 1 */ 1582a47a12beSStefan Roese u32 res4[54]; 1583a47a12beSStefan Roese u32 cpcsrcr1; /* SRAM control reg 1 */ 1584a47a12beSStefan Roese u32 cpcsrcr0; /* SRAM control reg 0 */ 1585a47a12beSStefan Roese u32 res5[62]; 1586a47a12beSStefan Roese struct { 1587a47a12beSStefan Roese u32 id; /* partition ID */ 1588a47a12beSStefan Roese u32 res; 1589a47a12beSStefan Roese u32 alloc; /* partition allocation */ 1590a47a12beSStefan Roese u32 way; /* partition way */ 1591a47a12beSStefan Roese } partition_regs[16]; 1592a47a12beSStefan Roese u32 res6[704]; 1593a47a12beSStefan Roese u32 cpcerrinjhi; /* Error injection high */ 1594a47a12beSStefan Roese u32 cpcerrinjlo; /* Error injection lo */ 1595a47a12beSStefan Roese u32 cpcerrinjctl; /* Error injection control */ 1596a47a12beSStefan Roese u32 res7[5]; 1597a47a12beSStefan Roese u32 cpccaptdatahi; /* capture data high */ 1598a47a12beSStefan Roese u32 cpccaptdatalo; /* capture data low */ 1599a47a12beSStefan Roese u32 cpcaptecc; /* capture ECC */ 1600a47a12beSStefan Roese u32 res8[5]; 1601a47a12beSStefan Roese u32 cpcerrdet; /* error detect */ 1602a47a12beSStefan Roese u32 cpcerrdis; /* error disable */ 1603a47a12beSStefan Roese u32 cpcerrinten; /* errir interrupt enable */ 1604a47a12beSStefan Roese u32 cpcerrattr; /* error attribute */ 1605a47a12beSStefan Roese u32 cpcerreaddr; /* error extended address */ 1606a47a12beSStefan Roese u32 cpcerraddr; /* error address */ 1607a47a12beSStefan Roese u32 cpcerrctl; /* error control */ 1608a47a12beSStefan Roese u32 res9[105]; /* pad out to 4k */ 1609a47a12beSStefan Roese } cpc_corenet_t; 1610a47a12beSStefan Roese 1611a47a12beSStefan Roese #define CPC_CSR0_CE 0x80000000 /* Cache Enable */ 1612a47a12beSStefan Roese #define CPC_CSR0_PE 0x40000000 /* Enable ECC */ 1613a47a12beSStefan Roese #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */ 1614a47a12beSStefan Roese #define CPC_CSR0_WT 0x00080000 /* Write-through mode */ 1615a47a12beSStefan Roese #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */ 1616a47a12beSStefan Roese #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */ 1617a47a12beSStefan Roese #define CPC_CFG0_SZ_MASK 0x00003fff 1618a47a12beSStefan Roese #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6) 1619a47a12beSStefan Roese #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1) 1620a47a12beSStefan Roese #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32) 1621a47a12beSStefan Roese #define CPC_SRCR1_SRBARU_MASK 0x0000ffff 1622a47a12beSStefan Roese #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \ 1623a47a12beSStefan Roese & CPC_SRCR1_SRBARU_MASK) 1624a47a12beSStefan Roese #define CPC_SRCR0_SRBARL_MASK 0xffff8000 1625a47a12beSStefan Roese #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK) 1626a47a12beSStefan Roese #define CPC_SRCR0_INTLVEN 0x00000100 1627a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000 1628a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002 1629a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004 1630a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006 1631a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008 1632a47a12beSStefan Roese #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a 1633a47a12beSStefan Roese #define CPC_SRCR0_SRAMEN 0x00000001 1634a47a12beSStefan Roese #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */ 1635a47a12beSStefan Roese #endif /* CONFIG_SYS_FSL_CPC */ 1636a47a12beSStefan Roese 1637a47a12beSStefan Roese /* Global Utilities Block */ 1638a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 1639a47a12beSStefan Roese typedef struct ccsr_gur { 1640a47a12beSStefan Roese u32 porsr1; /* POR status */ 1641a47a12beSStefan Roese u8 res1[28]; 1642a47a12beSStefan Roese u32 gpporcr1; /* General-purpose POR configuration */ 1643a47a12beSStefan Roese u8 res2[12]; 1644a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1645a47a12beSStefan Roese u8 res3[12]; 1646a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1647a47a12beSStefan Roese u8 res4[12]; 1648a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1649a47a12beSStefan Roese u8 res5[12]; 165017d90f31SDave Liu u32 alt_pmuxcr; /* Alt function signal multiplex control */ 1651a47a12beSStefan Roese u8 res6[12]; 1652a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 1653a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE1 0x80000000 1654a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE2 0x40000000 1655a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_PCIE3 0x20000000 1656a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_RMU 0x08000000 1657a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO1 0x04000000 1658a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_SRIO2 0x02000000 1659a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA1 0x00400000 1660a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DMA2 0x00200000 1661a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR1 0x00100000 1662a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DDR2 0x00080000 1663a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DBG 0x00010000 1664a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_NAL 0x00008000 1665a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ELBC 0x00001000 1666a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB1 0x00000800 1667a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_USB2 0x00000400 1668a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESDHC 0x00000100 1669a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_GPIO 0x00000080 1670a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_ESPI 0x00000040 1671a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C1 0x00000020 1672a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_I2C2 0x00000010 1673a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART1 0x00000002 1674a47a12beSStefan Roese #define FSL_CORENET_DEVDISR_DUART2 0x00000001 1675*1231c498SKumar Gala u32 devdisr2; /* Device disable control 2 */ 1676*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_PME 0x80000000 1677*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_SEC 0x40000000 1678*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_QMBM 0x08000000 1679*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_FM1 0x02000000 1680*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_10GEC1 0x01000000 1681*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x00800000 1682*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x00400000 1683*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x00200000 1684*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x00100000 1685*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_FM2 0x00020000 1686*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_10GEC2 0x00010000 1687*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00008000 1688*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00004000 1689*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00002000 1690*1231c498SKumar Gala #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00001000 1691*1231c498SKumar Gala u8 res7[8]; 1692a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 1693a47a12beSStefan Roese u8 res8[12]; 1694a47a12beSStefan Roese u32 coredisru; /* uppper portion for support of 64 cores */ 1695a47a12beSStefan Roese u32 coredisrl; /* lower portion for support of 64 cores */ 1696a47a12beSStefan Roese u8 res9[8]; 1697a47a12beSStefan Roese u32 pvr; /* Processor version */ 1698a47a12beSStefan Roese u32 svr; /* System version */ 1699a47a12beSStefan Roese u8 res10[8]; 1700a47a12beSStefan Roese u32 rstcr; /* Reset control */ 1701a47a12beSStefan Roese u32 rstrqpblsr; /* Reset request preboot loader status */ 1702a47a12beSStefan Roese u8 res11[8]; 1703a47a12beSStefan Roese u32 rstrqmr1; /* Reset request mask */ 1704a47a12beSStefan Roese u8 res12[4]; 1705a47a12beSStefan Roese u32 rstrqsr1; /* Reset request status */ 1706a47a12beSStefan Roese u8 res13[4]; 1707a47a12beSStefan Roese u8 res14[4]; 1708a47a12beSStefan Roese u32 rstrqwdtmrl; /* Reset request WDT mask */ 1709a47a12beSStefan Roese u8 res15[4]; 1710a47a12beSStefan Roese u32 rstrqwdtsrl; /* Reset request WDT status */ 1711a47a12beSStefan Roese u8 res16[4]; 1712a47a12beSStefan Roese u32 brrl; /* Boot release */ 1713a47a12beSStefan Roese u8 res17[24]; 1714a47a12beSStefan Roese u32 rcwsr[16]; /* Reset control word status */ 1715a47a12beSStefan Roese #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000 1716ab48ca1aSSrikanth Srinivasan #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00000080 1717ab48ca1aSSrikanth Srinivasan #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 7 1718*1231c498SKumar Gala #define FSL_CORENET_RCWSR5_SRDS_EN 0x00002000 1719a47a12beSStefan Roese #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000 1720a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000 1721a47a12beSStefan Roese #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000 1722a47a12beSStefan Roese u8 res18[192]; 1723a47a12beSStefan Roese u32 scratchrw[4]; /* Scratch Read/Write */ 1724a47a12beSStefan Roese u8 res19[240]; 1725a47a12beSStefan Roese u32 scratchw1r[4]; /* Scratch Read (Write once) */ 1726a47a12beSStefan Roese u8 res20[240]; 1727a47a12beSStefan Roese u32 scrtsr[8]; /* Core reset status */ 1728a47a12beSStefan Roese u8 res21[224]; 1729a47a12beSStefan Roese u32 pex1liodnr; /* PCI Express 1 LIODN */ 1730a47a12beSStefan Roese u32 pex2liodnr; /* PCI Express 2 LIODN */ 1731a47a12beSStefan Roese u32 pex3liodnr; /* PCI Express 3 LIODN */ 1732a47a12beSStefan Roese u32 pex4liodnr; /* PCI Express 4 LIODN */ 1733a47a12beSStefan Roese u32 rio1liodnr; /* RIO 1 LIODN */ 1734a47a12beSStefan Roese u32 rio2liodnr; /* RIO 2 LIODN */ 1735a47a12beSStefan Roese u32 rio3liodnr; /* RIO 3 LIODN */ 1736a47a12beSStefan Roese u32 rio4liodnr; /* RIO 4 LIODN */ 1737a47a12beSStefan Roese u32 usb1liodnr; /* USB 1 LIODN */ 1738a47a12beSStefan Roese u32 usb2liodnr; /* USB 2 LIODN */ 1739a47a12beSStefan Roese u32 usb3liodnr; /* USB 3 LIODN */ 1740a47a12beSStefan Roese u32 usb4liodnr; /* USB 4 LIODN */ 1741a47a12beSStefan Roese u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */ 1742a47a12beSStefan Roese u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */ 1743a47a12beSStefan Roese u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */ 1744a47a12beSStefan Roese u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */ 1745a47a12beSStefan Roese u32 rmuliodnr; /* RIO Message Unit LIODN */ 1746a47a12beSStefan Roese u32 rduliodnr; /* RIO Doorbell Unit LIODN */ 1747a47a12beSStefan Roese u32 rpwuliodnr; /* RIO Port Write Unit LIODN */ 1748a47a12beSStefan Roese u8 res22[52]; 1749a47a12beSStefan Roese u32 dma1liodnr; /* DMA 1 LIODN */ 1750a47a12beSStefan Roese u32 dma2liodnr; /* DMA 2 LIODN */ 1751a47a12beSStefan Roese u32 dma3liodnr; /* DMA 3 LIODN */ 1752a47a12beSStefan Roese u32 dma4liodnr; /* DMA 4 LIODN */ 1753a47a12beSStefan Roese u8 res23[48]; 1754a47a12beSStefan Roese u8 res24[64]; 1755a47a12beSStefan Roese u32 pblsr; /* Preboot loader status */ 1756a47a12beSStefan Roese u32 pamubypenr; /* PAMU bypass enable */ 1757a47a12beSStefan Roese u32 dmacr1; /* DMA control */ 1758a47a12beSStefan Roese u8 res25[4]; 1759a47a12beSStefan Roese u32 gensr1; /* General status */ 1760a47a12beSStefan Roese u8 res26[12]; 1761a47a12beSStefan Roese u32 gencr1; /* General control */ 1762a47a12beSStefan Roese u8 res27[12]; 1763a47a12beSStefan Roese u8 res28[4]; 1764a47a12beSStefan Roese u32 cgensrl; /* Core general status */ 1765a47a12beSStefan Roese u8 res29[8]; 1766a47a12beSStefan Roese u8 res30[4]; 1767a47a12beSStefan Roese u32 cgencrl; /* Core general control */ 1768a47a12beSStefan Roese u8 res31[184]; 1769a47a12beSStefan Roese u32 sriopstecr; /* SRIO prescaler timer enable control */ 177017d90f31SDave Liu u8 res32[1788]; 177117d90f31SDave Liu u32 pmuxcr; /* Pin multiplexing control */ 177217d90f31SDave Liu u8 res33[60]; 177317d90f31SDave Liu u32 iovselsr; /* I/O voltage selection status */ 177417d90f31SDave Liu u8 res34[28]; 177517d90f31SDave Liu u32 ddrclkdr; /* DDR clock disable */ 177617d90f31SDave Liu u8 res35; 177717d90f31SDave Liu u32 elbcclkdr; /* eLBC clock disable */ 177817d90f31SDave Liu u8 res36[20]; 177917d90f31SDave Liu u32 sdhcpcr; /* eSDHC polarity configuration */ 178017d90f31SDave Liu u8 res37[380]; 1781a47a12beSStefan Roese } ccsr_gur_t; 1782a47a12beSStefan Roese 1783a47a12beSStefan Roese typedef struct ccsr_clk { 1784a47a12beSStefan Roese u32 clkc0csr; /* Core 0 Clock control/status */ 1785a47a12beSStefan Roese u8 res1[0x1c]; 1786a47a12beSStefan Roese u32 clkc1csr; /* Core 1 Clock control/status */ 1787a47a12beSStefan Roese u8 res2[0x1c]; 1788a47a12beSStefan Roese u32 clkc2csr; /* Core 2 Clock control/status */ 1789a47a12beSStefan Roese u8 res3[0x1c]; 1790a47a12beSStefan Roese u32 clkc3csr; /* Core 3 Clock control/status */ 1791a47a12beSStefan Roese u8 res4[0x1c]; 1792a47a12beSStefan Roese u32 clkc4csr; /* Core 4 Clock control/status */ 1793a47a12beSStefan Roese u8 res5[0x1c]; 1794a47a12beSStefan Roese u32 clkc5csr; /* Core 5 Clock control/status */ 1795a47a12beSStefan Roese u8 res6[0x1c]; 1796a47a12beSStefan Roese u32 clkc6csr; /* Core 6 Clock control/status */ 1797a47a12beSStefan Roese u8 res7[0x1c]; 1798a47a12beSStefan Roese u32 clkc7csr; /* Core 7 Clock control/status */ 1799a47a12beSStefan Roese u8 res8[0x71c]; 1800a47a12beSStefan Roese u32 pllc1gsr; /* Cluster PLL 1 General Status */ 1801a47a12beSStefan Roese u8 res10[0x1c]; 1802a47a12beSStefan Roese u32 pllc2gsr; /* Cluster PLL 2 General Status */ 1803a47a12beSStefan Roese u8 res11[0x1c]; 1804a47a12beSStefan Roese u32 pllc3gsr; /* Cluster PLL 3 General Status */ 1805a47a12beSStefan Roese u8 res12[0x1c]; 1806a47a12beSStefan Roese u32 pllc4gsr; /* Cluster PLL 4 General Status */ 1807a47a12beSStefan Roese u8 res13[0x39c]; 1808a47a12beSStefan Roese u32 pllpgsr; /* Platform PLL General Status */ 1809a47a12beSStefan Roese u8 res14[0x1c]; 1810a47a12beSStefan Roese u32 plldgsr; /* DDR PLL General Status */ 1811a47a12beSStefan Roese u8 res15[0x3dc]; 1812a47a12beSStefan Roese } ccsr_clk_t; 1813a47a12beSStefan Roese 1814a47a12beSStefan Roese typedef struct ccsr_rcpm { 1815a47a12beSStefan Roese u8 res1[4]; 1816a47a12beSStefan Roese u32 cdozsrl; /* Core Doze Status */ 1817a47a12beSStefan Roese u8 res2[4]; 1818a47a12beSStefan Roese u32 cdozcrl; /* Core Doze Control */ 1819a47a12beSStefan Roese u8 res3[4]; 1820a47a12beSStefan Roese u32 cnapsrl; /* Core Nap Status */ 1821a47a12beSStefan Roese u8 res4[4]; 1822a47a12beSStefan Roese u32 cnapcrl; /* Core Nap Control */ 1823a47a12beSStefan Roese u8 res5[4]; 1824a47a12beSStefan Roese u32 cdozpsrl; /* Core Doze Previous Status */ 1825a47a12beSStefan Roese u8 res6[4]; 1826a47a12beSStefan Roese u32 cdozpcrl; /* Core Doze Previous Control */ 1827a47a12beSStefan Roese u8 res7[4]; 1828a47a12beSStefan Roese u32 cwaitsrl; /* Core Wait Status */ 1829a47a12beSStefan Roese u8 res8[8]; 1830a47a12beSStefan Roese u32 powmgtcsr; /* Power Mangement Control & Status */ 1831a47a12beSStefan Roese u8 res9[12]; 1832a47a12beSStefan Roese u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */ 1833a47a12beSStefan Roese u8 res10[12]; 1834a47a12beSStefan Roese u8 res11[4]; 1835a47a12beSStefan Roese u32 cpmimrl; /* Core PM IRQ Masking */ 1836a47a12beSStefan Roese u8 res12[4]; 1837a47a12beSStefan Roese u32 cpmcimrl; /* Core PM Critical IRQ Masking */ 1838a47a12beSStefan Roese u8 res13[4]; 1839a47a12beSStefan Roese u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */ 1840a47a12beSStefan Roese u8 res14[4]; 1841a47a12beSStefan Roese u32 cpmnmimrl; /* Core PM NMI Masking */ 1842a47a12beSStefan Roese u8 res15[4]; 1843a47a12beSStefan Roese u32 ctbenrl; /* Core Time Base Enable */ 1844a47a12beSStefan Roese u8 res16[4]; 1845a47a12beSStefan Roese u32 ctbclkselrl; /* Core Time Base Clock Select */ 1846a47a12beSStefan Roese u8 res17[4]; 1847a47a12beSStefan Roese u32 ctbhltcrl; /* Core Time Base Halt Control */ 1848a47a12beSStefan Roese u8 res18[0xf68]; 1849a47a12beSStefan Roese } ccsr_rcpm_t; 1850a47a12beSStefan Roese 1851a47a12beSStefan Roese #else 1852a47a12beSStefan Roese typedef struct ccsr_gur { 1853a47a12beSStefan Roese u32 porpllsr; /* POR PLL ratio status */ 1854a47a12beSStefan Roese #ifdef CONFIG_MPC8536 1855a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 1856a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 1857a47a12beSStefan Roese #else 1858a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 1859a47a12beSStefan Roese #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 1860a47a12beSStefan Roese #endif 1861a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000 1862a47a12beSStefan Roese #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25 1863a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e 1864a47a12beSStefan Roese #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1 1865a47a12beSStefan Roese u32 porbmsr; /* POR boot mode status */ 1866a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA 0x00070000 1867a47a12beSStefan Roese #define MPC85xx_PORBMSR_HA_SHIFT 16 1868a47a12beSStefan Roese u32 porimpscr; /* POR I/O impedance status & control */ 1869a47a12beSStefan Roese u32 pordevsr; /* POR I/O device status regsiter */ 1870a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000 1871a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000 1872a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000 1873a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000 1874a47a12beSStefan Roese #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000 1875a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1 0x00800000 1876a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL 0x00780000 1877a47a12beSStefan Roese #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19 1878a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000 1879a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000 1880a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000 1881a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000 1882a47a12beSStefan Roese #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000 1883a47a12beSStefan Roese #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060 1884a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008 1885a47a12beSStefan Roese #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007 1886a47a12beSStefan Roese u32 pordbgmsr; /* POR debug mode status */ 1887a47a12beSStefan Roese u32 pordevsr2; /* POR I/O device status 2 */ 1888a47a12beSStefan Roese /* The 8544 RM says this is bit 26, but it's really bit 24 */ 1889a47a12beSStefan Roese #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080 1890a47a12beSStefan Roese u8 res1[8]; 1891a47a12beSStefan Roese u32 gpporcr; /* General-purpose POR configuration */ 1892a47a12beSStefan Roese u8 res2[12]; 1893a47a12beSStefan Roese u32 gpiocr; /* GPIO control */ 1894a47a12beSStefan Roese u8 res3[12]; 1895a47a12beSStefan Roese #if defined(CONFIG_MPC8569) 1896a47a12beSStefan Roese u32 plppar1; /* Platform port pin assignment 1 */ 1897a47a12beSStefan Roese u32 plppar2; /* Platform port pin assignment 2 */ 1898a47a12beSStefan Roese u32 plpdir1; /* Platform port pin direction 1 */ 1899a47a12beSStefan Roese u32 plpdir2; /* Platform port pin direction 2 */ 1900a47a12beSStefan Roese #else 1901a47a12beSStefan Roese u32 gpoutdr; /* General-purpose output data */ 1902a47a12beSStefan Roese u8 res4[12]; 1903a47a12beSStefan Roese #endif 1904a47a12beSStefan Roese u32 gpindr; /* General-purpose input data */ 1905a47a12beSStefan Roese u8 res5[12]; 1906a47a12beSStefan Roese u32 pmuxcr; /* Alt. function signal multiplex control */ 1907a47a12beSStefan Roese #define MPC85xx_PMUXCR_SD_DATA 0x80000000 1908a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_CD 0x40000000 1909a47a12beSStefan Roese #define MPC85xx_PMUXCR_SDHC_WP 0x20000000 1910a47a12beSStefan Roese u8 res6[12]; 1911a47a12beSStefan Roese u32 devdisr; /* Device disable control */ 1912a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI1 0x80000000 1913a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCI2 0x40000000 1914a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE 0x20000000 1915a47a12beSStefan Roese #define MPC85xx_DEVDISR_LBC 0x08000000 1916a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE2 0x04000000 1917a47a12beSStefan Roese #define MPC85xx_DEVDISR_PCIE3 0x02000000 1918a47a12beSStefan Roese #define MPC85xx_DEVDISR_SEC 0x01000000 1919a47a12beSStefan Roese #define MPC85xx_DEVDISR_SRIO 0x00080000 1920a47a12beSStefan Roese #define MPC85xx_DEVDISR_RMSG 0x00040000 1921a47a12beSStefan Roese #define MPC85xx_DEVDISR_DDR 0x00010000 1922a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU 0x00008000 1923a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU 1924a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB 0x00004000 1925a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB 1926a47a12beSStefan Roese #define MPC85xx_DEVDISR_CPU1 0x00002000 1927a47a12beSStefan Roese #define MPC85xx_DEVDISR_TB1 0x00001000 1928a47a12beSStefan Roese #define MPC85xx_DEVDISR_DMA 0x00000400 1929a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC1 0x00000080 1930a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC2 0x00000040 1931a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC3 0x00000020 1932a47a12beSStefan Roese #define MPC85xx_DEVDISR_TSEC4 0x00000010 1933a47a12beSStefan Roese #define MPC85xx_DEVDISR_I2C 0x00000004 1934a47a12beSStefan Roese #define MPC85xx_DEVDISR_DUART 0x00000002 1935a47a12beSStefan Roese u8 res7[12]; 1936a47a12beSStefan Roese u32 powmgtcsr; /* Power management status & control */ 1937a47a12beSStefan Roese u8 res8[12]; 1938a47a12beSStefan Roese u32 mcpsumr; /* Machine check summary */ 1939a47a12beSStefan Roese u8 res9[12]; 1940a47a12beSStefan Roese u32 pvr; /* Processor version */ 1941a47a12beSStefan Roese u32 svr; /* System version */ 1942a47a12beSStefan Roese u8 res10a[8]; 1943a47a12beSStefan Roese u32 rstcr; /* Reset control */ 1944a47a12beSStefan Roese #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569) 1945a47a12beSStefan Roese u8 res10b[76]; 1946a47a12beSStefan Roese par_io_t qe_par_io[7]; 1947a47a12beSStefan Roese u8 res10c[3136]; 1948a47a12beSStefan Roese #else 1949a47a12beSStefan Roese u8 res10b[3404]; 1950a47a12beSStefan Roese #endif 1951a47a12beSStefan Roese u32 clkocr; /* Clock out select */ 1952a47a12beSStefan Roese u8 res11[12]; 1953a47a12beSStefan Roese u32 ddrdllcr; /* DDR DLL control */ 1954a47a12beSStefan Roese u8 res12[12]; 1955a47a12beSStefan Roese u32 lbcdllcr; /* LBC DLL control */ 1956a47a12beSStefan Roese u8 res13[248]; 1957a47a12beSStefan Roese u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */ 1958a47a12beSStefan Roese u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */ 1959a47a12beSStefan Roese u32 ddrioovcr; /* DDR IO Override Control */ 1960a47a12beSStefan Roese u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */ 1961a47a12beSStefan Roese u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */ 1962a47a12beSStefan Roese u8 res15[61648]; 1963a47a12beSStefan Roese } ccsr_gur_t; 1964a47a12beSStefan Roese #endif 1965a47a12beSStefan Roese 1966a47a12beSStefan Roese typedef struct serdes_corenet { 1967a47a12beSStefan Roese struct { 1968a47a12beSStefan Roese u32 rstctl; /* Reset Control Register */ 1969a47a12beSStefan Roese #define SRDS_RSTCTL_RST 0x80000000 1970a47a12beSStefan Roese #define SRDS_RSTCTL_RSTDONE 0x40000000 1971a47a12beSStefan Roese #define SRDS_RSTCTL_RSTERR 0x20000000 1972*1231c498SKumar Gala #define SRDS_RSTCTL_SDPD 0x00000020 1973a47a12beSStefan Roese u32 pllcr0; /* PLL Control Register 0 */ 1974*1231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_MASK 0x30000000 1975*1231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 1976*1231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 1977*1231c498SKumar Gala #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 1978*1231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_MASK 0x00030000 1979*1231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 1980*1231c498SKumar Gala #define SRDS_PLLCR0_FRATE_SEL_6_25 0x00010000 1981a47a12beSStefan Roese u32 pllcr1; /* PLL Control Register 1 */ 1982a47a12beSStefan Roese #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 1983a47a12beSStefan Roese u32 res[5]; 1984a47a12beSStefan Roese } bank[3]; 1985a47a12beSStefan Roese u32 res1[12]; 1986a47a12beSStefan Roese u32 srdstcalcr; /* TX Calibration Control */ 1987a47a12beSStefan Roese u32 res2[3]; 1988a47a12beSStefan Roese u32 srdsrcalcr; /* RX Calibration Control */ 1989a47a12beSStefan Roese u32 res3[3]; 1990a47a12beSStefan Roese u32 srdsgr0; /* General Register 0 */ 1991a47a12beSStefan Roese u32 res4[11]; 1992a47a12beSStefan Roese u32 srdspccr0; /* Protocol Converter Config 0 */ 1993a47a12beSStefan Roese u32 srdspccr1; /* Protocol Converter Config 1 */ 1994a47a12beSStefan Roese u32 srdspccr2; /* Protocol Converter Config 2 */ 1995a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII1 0x00800000 1996a47a12beSStefan Roese #define SRDS_PCCR2_RST_XGMII2 0x00400000 1997a47a12beSStefan Roese u32 res5[197]; 1998a47a12beSStefan Roese struct { 1999a47a12beSStefan Roese u32 gcr0; /* General Control Register 0 */ 2000a47a12beSStefan Roese #define SRDS_GCR0_RRST 0x00400000 2001a47a12beSStefan Roese #define SRDS_GCR0_1STLANE 0x00010000 2002a47a12beSStefan Roese u32 gcr1; /* General Control Register 1 */ 2003a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000 2004a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000 2005a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000 2006a47a12beSStefan Roese #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000 2007a47a12beSStefan Roese #define SRDS_GCR1_OPAD_CTL 0x04000000 2008a47a12beSStefan Roese u32 res1[4]; 2009a47a12beSStefan Roese u32 tecr0; /* TX Equalization Control Reg 0 */ 2010a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000 2011a47a12beSStefan Roese #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000 2012a47a12beSStefan Roese u32 res3; 2013a47a12beSStefan Roese u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */ 2014a47a12beSStefan Roese u32 res4[7]; 2015a47a12beSStefan Roese } lane[24]; 2016a47a12beSStefan Roese u32 res6[384]; 2017a47a12beSStefan Roese } serdes_corenet_t; 2018a47a12beSStefan Roese 2019a47a12beSStefan Roese enum { 2020a47a12beSStefan Roese FSL_SRDS_B1_LANE_A = 0, 2021a47a12beSStefan Roese FSL_SRDS_B1_LANE_B = 1, 2022a47a12beSStefan Roese FSL_SRDS_B1_LANE_C = 2, 2023a47a12beSStefan Roese FSL_SRDS_B1_LANE_D = 3, 2024a47a12beSStefan Roese FSL_SRDS_B1_LANE_E = 4, 2025a47a12beSStefan Roese FSL_SRDS_B1_LANE_F = 5, 2026a47a12beSStefan Roese FSL_SRDS_B1_LANE_G = 6, 2027a47a12beSStefan Roese FSL_SRDS_B1_LANE_H = 7, 2028a47a12beSStefan Roese FSL_SRDS_B1_LANE_I = 8, 2029a47a12beSStefan Roese FSL_SRDS_B1_LANE_J = 9, 2030a47a12beSStefan Roese FSL_SRDS_B2_LANE_A = 16, 2031a47a12beSStefan Roese FSL_SRDS_B2_LANE_B = 17, 2032a47a12beSStefan Roese FSL_SRDS_B2_LANE_C = 18, 2033a47a12beSStefan Roese FSL_SRDS_B2_LANE_D = 19, 2034a47a12beSStefan Roese FSL_SRDS_B3_LANE_A = 20, 2035a47a12beSStefan Roese FSL_SRDS_B3_LANE_B = 21, 2036a47a12beSStefan Roese FSL_SRDS_B3_LANE_C = 22, 2037a47a12beSStefan Roese FSL_SRDS_B3_LANE_D = 23, 2038a47a12beSStefan Roese }; 2039a47a12beSStefan Roese 2040a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 2041a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000 2042a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x8000 2043a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x9000 2044a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000 2045a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000 2046a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000 2047a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000 2048a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x100000 2049a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000 2050a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000 2051a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000 2052a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000 2053a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x210000 2054a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_QMAN_OFFSET 0x318000 2055a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_BMAN_OFFSET 0x31a000 2056*1231c498SKumar Gala #define CONFIG_SYS_TSEC1_OFFSET 0x4e0000 /* FM1@DTSEC0 */ 2057a47a12beSStefan Roese #else 2058a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000 2059a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x2000 2060a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000 2061a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x6000 2062a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000 2063a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000 2064a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000 2065a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000 2066a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000 2067a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000 2068a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000 2069a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000 2070a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000 2071a47a12beSStefan Roese #ifdef CONFIG_TSECV2 2072a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0xB0000 2073a47a12beSStefan Roese #else 2074a47a12beSStefan Roese #define CONFIG_SYS_TSEC1_OFFSET 0x24000 2075a47a12beSStefan Roese #endif 2076a47a12beSStefan Roese #define CONFIG_SYS_MDIO1_OFFSET 0x24000 2077a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000 2078a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100 2079a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000 2080a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000 2081a47a12beSStefan Roese #endif 2082a47a12beSStefan Roese 2083a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000 2084a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000 2085a47a12beSStefan Roese 2086a47a12beSStefan Roese #define CONFIG_SYS_FSL_CPC_ADDR \ 2087a47a12beSStefan Roese (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET) 2088a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_QMAN_ADDR \ 2089a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_QMAN_OFFSET) 2090a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_BMAN_ADDR \ 2091a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_BMAN_OFFSET) 2092a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GUTS_ADDR \ 2093a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET) 2094a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \ 2095a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET) 2096a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \ 2097a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET) 2098a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \ 2099a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET) 2100a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ECM_ADDR \ 2101a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) 2102a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR_ADDR \ 2103a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET) 2104a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DDR2_ADDR \ 2105a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET) 2106a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_LBC_ADDR \ 2107a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET) 2108a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESPI_ADDR \ 2109a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET) 2110a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX_ADDR \ 2111a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET) 2112a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \ 2113a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET) 2114a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_GPIO_ADDR \ 2115a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET) 2116a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA1_ADDR \ 2117a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET) 2118a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SATA2_ADDR \ 2119a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET) 2120a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_L2_ADDR \ 2121a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET) 2122a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_DMA_ADDR \ 2123a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET) 2124a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \ 2125a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET) 2126a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_PIC_ADDR \ 2127a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET) 2128a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_CPM_ADDR \ 2129a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET) 2130a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \ 2131a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 2132a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \ 2133a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) 2134a47a12beSStefan Roese #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \ 2135a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET) 2136a47a12beSStefan Roese #define CONFIG_SYS_MPC85xx_USB_ADDR \ 2137a47a12beSStefan Roese (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET) 2138a47a12beSStefan Roese 2139a47a12beSStefan Roese #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 2140a47a12beSStefan Roese #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) 2141a47a12beSStefan Roese 2142a47a12beSStefan Roese #endif /*__IMMAP_85xx__*/ 2143