17065b7d4SRuchika Gupta /* 27065b7d4SRuchika Gupta * Copyright 2010-2011 Freescale Semiconductor, Inc. 37065b7d4SRuchika Gupta * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 57065b7d4SRuchika Gupta */ 67065b7d4SRuchika Gupta 77065b7d4SRuchika Gupta #ifndef __FSL_SECURE_BOOT_H 87065b7d4SRuchika Gupta #define __FSL_SECURE_BOOT_H 9e04916a7Sgaurav rana #include <asm/config_mpc85xx.h> 10e04916a7Sgaurav rana 11e04916a7Sgaurav rana #ifdef CONFIG_SECURE_BOOT 12bdc22074SAneesh Bansal 13bdc22074SAneesh Bansal #ifndef CONFIG_FIT_SIGNATURE 14bdc22074SAneesh Bansal #define CONFIG_CHAIN_OF_TRUST 15e04916a7Sgaurav rana #endif 167065b7d4SRuchika Gupta 177065b7d4SRuchika Gupta #if defined(CONFIG_FSL_CORENET) 187065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000 19f978f7c2SAneesh Bansal #elif defined(CONFIG_BSC9132QDS) 20f978f7c2SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000 21b3f0f632SAneesh Bansal #elif defined(CONFIG_C29XPCIE) 22b3f0f632SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000 237065b7d4SRuchika Gupta #else 247065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xce000000 257065b7d4SRuchika Gupta #endif 267065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000 277065b7d4SRuchika Gupta 28ca4819dfSAneesh Bansal #if defined(CONFIG_B4860QDS) || \ 29ca4819dfSAneesh Bansal defined(CONFIG_T4240QDS) || \ 302d8db6d3SAneesh Bansal defined(CONFIG_T2080QDS) || \ 31e47c2a68SAneesh Bansal defined(CONFIG_T2080RDB) || \ 322d8db6d3SAneesh Bansal defined(CONFIG_T1040QDS) || \ 33e622d9edSgaurav rana defined(CONFIG_T104xD4QDS) || \ 34f6050790SShengzhou Liu defined(CONFIG_T104xRDB) || \ 35e622d9edSgaurav rana defined(CONFIG_T104xD4RDB) || \ 36f6050790SShengzhou Liu defined(CONFIG_PPC_T1023) || \ 37f6050790SShengzhou Liu defined(CONFIG_PPC_T1024) 38fb4a2409SAneesh Bansal #define CONFIG_SYS_CPC_REINIT_F 39e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 40fb4a2409SAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 41fb4a2409SAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 42fb4a2409SAneesh Bansal #endif 43fb4a2409SAneesh Bansal 44467a40dfSAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) 45467a40dfSAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 46467a40dfSAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 47467a40dfSAneesh Bansal #endif 48467a40dfSAneesh Bansal 49e04916a7Sgaurav rana #if defined(CONFIG_C29XPCIE) 50e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 51e04916a7Sgaurav rana #endif 52e04916a7Sgaurav rana 53e04916a7Sgaurav rana #if defined(CONFIG_PPC_P3041) || \ 54e04916a7Sgaurav rana defined(CONFIG_PPC_P4080) || \ 55e04916a7Sgaurav rana defined(CONFIG_PPC_P5020) || \ 56e04916a7Sgaurav rana defined(CONFIG_PPC_P5040) || \ 57e04916a7Sgaurav rana defined(CONFIG_PPC_P2041) 58e04916a7Sgaurav rana #define CONFIG_FSL_TRUST_ARCH_v1 59e04916a7Sgaurav rana #endif 60e04916a7Sgaurav rana 612ed948f4SAneesh Bansal #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT) 62e04916a7Sgaurav rana /* The key used for verification of next level images 63e04916a7Sgaurav rana * is picked up from an Extension Table which has 64e04916a7Sgaurav rana * been verified by the ISBC (Internal Secure boot Code) 652ed948f4SAneesh Bansal * in boot ROM of the SoC. 662ed948f4SAneesh Bansal * The feature is only applicable in case of NOR boot and is 672ed948f4SAneesh Bansal * not applicable in case of RAMBOOT (NAND, SD, SPI). 68e04916a7Sgaurav rana */ 69e04916a7Sgaurav rana #define CONFIG_FSL_ISBC_KEY_EXT 70e04916a7Sgaurav rana #endif 71bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_SECURE_BOOT */ 72e04916a7Sgaurav rana 73bdc22074SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST 74bdc22074SAneesh Bansal 75bdc22074SAneesh Bansal #define CONFIG_CMD_ESBC_VALIDATE 76bdc22074SAneesh Bansal #define CONFIG_CMD_BLOB 77bdc22074SAneesh Bansal #define CONFIG_FSL_SEC_MON 78bdc22074SAneesh Bansal #define CONFIG_SHA_PROG_HW_ACCEL 79bdc22074SAneesh Bansal #define CONFIG_RSA 80bdc22074SAneesh Bansal #define CONFIG_RSA_FREESCALE_EXP 81bdc22074SAneesh Bansal 82bdc22074SAneesh Bansal #ifndef CONFIG_DM 83bdc22074SAneesh Bansal #define CONFIG_DM 84bdc22074SAneesh Bansal #endif 85bdc22074SAneesh Bansal 86bdc22074SAneesh Bansal #ifndef CONFIG_FSL_CAAM 87bdc22074SAneesh Bansal #define CONFIG_FSL_CAAM 88bdc22074SAneesh Bansal #endif 89bdc22074SAneesh Bansal 90*d0a6d7ceSAneesh Bansal /* fsl_setenv_chain_of_trust() must be called from 91*d0a6d7ceSAneesh Bansal * board_late_init() 92*d0a6d7ceSAneesh Bansal */ 93*d0a6d7ceSAneesh Bansal #ifndef CONFIG_BOARD_LATE_INIT 94*d0a6d7ceSAneesh Bansal #define CONFIG_BOARD_LATE_INIT 95*d0a6d7ceSAneesh Bansal #endif 96*d0a6d7ceSAneesh Bansal 975050f6f0SAneesh Bansal /* If Boot Script is not on NOR and is required to be copied on RAM */ 985050f6f0SAneesh Bansal #ifdef CONFIG_BOOTSCRIPT_COPY_RAM 995050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_RAM 0x00010000 1005050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_FLASH 0x00800000 1015050f6f0SAneesh Bansal #define CONFIG_BS_HDR_SIZE 0x00002000 1025050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_RAM 0x00012000 1035050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_FLASH 0x00802000 1045050f6f0SAneesh Bansal #define CONFIG_BS_SIZE 0x00001000 1055050f6f0SAneesh Bansal 1065050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM 1075050f6f0SAneesh Bansal #else 1085050f6f0SAneesh Bansal 10998cb0efdSgaurav rana /* The bootscript header address is different for B4860 because the NOR 11098cb0efdSgaurav rana * mapping is different on B4 due to reduced NOR size. 11198cb0efdSgaurav rana */ 11298cb0efdSgaurav rana #if defined(CONFIG_B4860QDS) 11398cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000 11498cb0efdSgaurav rana #elif defined(CONFIG_FSL_CORENET) 11598cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000 11698cb0efdSgaurav rana #elif defined(CONFIG_BSC9132QDS) 11798cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000 11898cb0efdSgaurav rana #elif defined(CONFIG_C29XPCIE) 11998cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000 12098cb0efdSgaurav rana #else 12198cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000 12298cb0efdSgaurav rana #endif 12398cb0efdSgaurav rana 124bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */ 1255050f6f0SAneesh Bansal 126bdc22074SAneesh Bansal #include <config_fsl_chain_trust.h> 127bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */ 1280d2cff2dSPo Liu #endif 129