xref: /rk3399_rockchip-uboot/arch/powerpc/include/asm/fsl_secure_boot.h (revision bdc22074c511def222f93d1a9d94ec95c462c062)
17065b7d4SRuchika Gupta /*
27065b7d4SRuchika Gupta  * Copyright 2010-2011 Freescale Semiconductor, Inc.
37065b7d4SRuchika Gupta  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
57065b7d4SRuchika Gupta  */
67065b7d4SRuchika Gupta 
77065b7d4SRuchika Gupta #ifndef __FSL_SECURE_BOOT_H
87065b7d4SRuchika Gupta #define __FSL_SECURE_BOOT_H
9e04916a7Sgaurav rana #include <asm/config_mpc85xx.h>
10e04916a7Sgaurav rana 
11e04916a7Sgaurav rana #ifdef CONFIG_SECURE_BOOT
12*bdc22074SAneesh Bansal 
13*bdc22074SAneesh Bansal #ifndef CONFIG_FIT_SIGNATURE
14*bdc22074SAneesh Bansal #define CONFIG_CHAIN_OF_TRUST
15e04916a7Sgaurav rana #endif
167065b7d4SRuchika Gupta 
177065b7d4SRuchika Gupta #if defined(CONFIG_FSL_CORENET)
187065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE		0xc0000000
19f978f7c2SAneesh Bansal #elif defined(CONFIG_BSC9132QDS)
20f978f7c2SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE		0xc8000000
21b3f0f632SAneesh Bansal #elif defined(CONFIG_C29XPCIE)
22b3f0f632SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE		0xcc000000
237065b7d4SRuchika Gupta #else
247065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE		0xce000000
257065b7d4SRuchika Gupta #endif
267065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_WINDOW		0xcff80000
277065b7d4SRuchika Gupta 
28ca4819dfSAneesh Bansal #if defined(CONFIG_B4860QDS) || \
29ca4819dfSAneesh Bansal 	defined(CONFIG_T4240QDS) || \
302d8db6d3SAneesh Bansal 	defined(CONFIG_T2080QDS) || \
31e47c2a68SAneesh Bansal 	defined(CONFIG_T2080RDB) || \
322d8db6d3SAneesh Bansal 	defined(CONFIG_T1040QDS) || \
33e622d9edSgaurav rana 	defined(CONFIG_T104xD4QDS) || \
34f6050790SShengzhou Liu 	defined(CONFIG_T104xRDB) || \
35e622d9edSgaurav rana 	defined(CONFIG_T104xD4RDB) || \
36f6050790SShengzhou Liu 	defined(CONFIG_PPC_T1023) || \
37f6050790SShengzhou Liu 	defined(CONFIG_PPC_T1024)
38fb4a2409SAneesh Bansal #define CONFIG_SYS_CPC_REINIT_F
39e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION
40fb4a2409SAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR
41fb4a2409SAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR			0xbff00000
42fb4a2409SAneesh Bansal #endif
43fb4a2409SAneesh Bansal 
44467a40dfSAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL)
45467a40dfSAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR
46467a40dfSAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR			0xbff00000
47467a40dfSAneesh Bansal #endif
48467a40dfSAneesh Bansal 
49e04916a7Sgaurav rana #if defined(CONFIG_C29XPCIE)
50e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION
51e04916a7Sgaurav rana #endif
52e04916a7Sgaurav rana 
53e04916a7Sgaurav rana #if defined(CONFIG_PPC_P3041)	||	\
54e04916a7Sgaurav rana 	defined(CONFIG_PPC_P4080) ||	\
55e04916a7Sgaurav rana 	defined(CONFIG_PPC_P5020) ||	\
56e04916a7Sgaurav rana 	defined(CONFIG_PPC_P5040) ||	\
57e04916a7Sgaurav rana 	defined(CONFIG_PPC_P2041)
58e04916a7Sgaurav rana 	#define	CONFIG_FSL_TRUST_ARCH_v1
59e04916a7Sgaurav rana #endif
60e04916a7Sgaurav rana 
612ed948f4SAneesh Bansal #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
62e04916a7Sgaurav rana /* The key used for verification of next level images
63e04916a7Sgaurav rana  * is picked up from an Extension Table which has
64e04916a7Sgaurav rana  * been verified by the ISBC (Internal Secure boot Code)
652ed948f4SAneesh Bansal  * in boot ROM of the SoC.
662ed948f4SAneesh Bansal  * The feature is only applicable in case of NOR boot and is
672ed948f4SAneesh Bansal  * not applicable in case of RAMBOOT (NAND, SD, SPI).
68e04916a7Sgaurav rana  */
69e04916a7Sgaurav rana #define CONFIG_FSL_ISBC_KEY_EXT
70e04916a7Sgaurav rana #endif
71*bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_SECURE_BOOT */
72e04916a7Sgaurav rana 
73*bdc22074SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
74*bdc22074SAneesh Bansal 
75*bdc22074SAneesh Bansal #define CONFIG_CMD_ESBC_VALIDATE
76*bdc22074SAneesh Bansal #define CONFIG_CMD_BLOB
77*bdc22074SAneesh Bansal #define CONFIG_FSL_SEC_MON
78*bdc22074SAneesh Bansal #define CONFIG_SHA_PROG_HW_ACCEL
79*bdc22074SAneesh Bansal #define CONFIG_RSA
80*bdc22074SAneesh Bansal #define CONFIG_RSA_FREESCALE_EXP
81*bdc22074SAneesh Bansal 
82*bdc22074SAneesh Bansal #ifndef CONFIG_DM
83*bdc22074SAneesh Bansal #define CONFIG_DM
84*bdc22074SAneesh Bansal #endif
85*bdc22074SAneesh Bansal 
86*bdc22074SAneesh Bansal #ifndef CONFIG_FSL_CAAM
87*bdc22074SAneesh Bansal #define CONFIG_FSL_CAAM
88*bdc22074SAneesh Bansal #endif
89*bdc22074SAneesh Bansal 
905050f6f0SAneesh Bansal /* If Boot Script is not on NOR and is required to be copied on RAM */
915050f6f0SAneesh Bansal #ifdef CONFIG_BOOTSCRIPT_COPY_RAM
925050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_RAM		0x00010000
935050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_FLASH	0x00800000
945050f6f0SAneesh Bansal #define CONFIG_BS_HDR_SIZE		0x00002000
955050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_RAM		0x00012000
965050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_FLASH		0x00802000
975050f6f0SAneesh Bansal #define CONFIG_BS_SIZE			0x00001000
985050f6f0SAneesh Bansal 
995050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_HDR_ADDR	CONFIG_BS_HDR_ADDR_RAM
1005050f6f0SAneesh Bansal #else
1015050f6f0SAneesh Bansal 
10298cb0efdSgaurav rana /* The bootscript header address is different for B4860 because the NOR
10398cb0efdSgaurav rana  * mapping is different on B4 due to reduced NOR size.
10498cb0efdSgaurav rana  */
10598cb0efdSgaurav rana #if defined(CONFIG_B4860QDS)
10698cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xecc00000
10798cb0efdSgaurav rana #elif defined(CONFIG_FSL_CORENET)
10898cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xe8e00000
10998cb0efdSgaurav rana #elif defined(CONFIG_BSC9132QDS)
11098cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0x88020000
11198cb0efdSgaurav rana #elif defined(CONFIG_C29XPCIE)
11298cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xec020000
11398cb0efdSgaurav rana #else
11498cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xee020000
11598cb0efdSgaurav rana #endif
11698cb0efdSgaurav rana 
117*bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
1185050f6f0SAneesh Bansal 
119*bdc22074SAneesh Bansal #include <config_fsl_chain_trust.h>
120*bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
1210d2cff2dSPo Liu #endif
122