xref: /rk3399_rockchip-uboot/arch/powerpc/include/asm/fsl_secure_boot.h (revision b63f8a4336a691964529d9cdc38ad32f716b3fa7)
17065b7d4SRuchika Gupta /*
27065b7d4SRuchika Gupta  * Copyright 2010-2011 Freescale Semiconductor, Inc.
37065b7d4SRuchika Gupta  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
57065b7d4SRuchika Gupta  */
67065b7d4SRuchika Gupta 
77065b7d4SRuchika Gupta #ifndef __FSL_SECURE_BOOT_H
87065b7d4SRuchika Gupta #define __FSL_SECURE_BOOT_H
9e04916a7Sgaurav rana #include <asm/config_mpc85xx.h>
10e04916a7Sgaurav rana 
11e04916a7Sgaurav rana #ifdef CONFIG_SECURE_BOOT
12bdc22074SAneesh Bansal 
13bdc22074SAneesh Bansal #ifndef CONFIG_FIT_SIGNATURE
14bdc22074SAneesh Bansal #define CONFIG_CHAIN_OF_TRUST
15e04916a7Sgaurav rana #endif
167065b7d4SRuchika Gupta 
177065b7d4SRuchika Gupta #if defined(CONFIG_FSL_CORENET)
187065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE		0xc0000000
19f978f7c2SAneesh Bansal #elif defined(CONFIG_BSC9132QDS)
20f978f7c2SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE		0xc8000000
21b3f0f632SAneesh Bansal #elif defined(CONFIG_C29XPCIE)
22b3f0f632SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE		0xcc000000
237065b7d4SRuchika Gupta #else
247065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE		0xce000000
257065b7d4SRuchika Gupta #endif
267065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_WINDOW		0xcff80000
277065b7d4SRuchika Gupta 
28ca4819dfSAneesh Bansal #if defined(CONFIG_B4860QDS) || \
29ca4819dfSAneesh Bansal 	defined(CONFIG_T4240QDS) || \
302d8db6d3SAneesh Bansal 	defined(CONFIG_T2080QDS) || \
31e47c2a68SAneesh Bansal 	defined(CONFIG_T2080RDB) || \
322d8db6d3SAneesh Bansal 	defined(CONFIG_T1040QDS) || \
33e622d9edSgaurav rana 	defined(CONFIG_T104xD4QDS) || \
34f6050790SShengzhou Liu 	defined(CONFIG_T104xRDB) || \
35e622d9edSgaurav rana 	defined(CONFIG_T104xD4RDB) || \
36f6050790SShengzhou Liu 	defined(CONFIG_PPC_T1023) || \
37f6050790SShengzhou Liu 	defined(CONFIG_PPC_T1024)
38aa36c84eSSumit Garg #ifndef CONFIG_SYS_RAMBOOT
39fb4a2409SAneesh Bansal #define CONFIG_SYS_CPC_REINIT_F
40aa36c84eSSumit Garg #endif
41e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION
42fb4a2409SAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR
43fb4a2409SAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR			0xbff00000
44fb4a2409SAneesh Bansal #endif
45fb4a2409SAneesh Bansal 
46467a40dfSAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL)
47467a40dfSAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR
48aa36c84eSSumit Garg #ifdef CONFIG_SYS_INIT_L3_VADDR
49aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_ADDR	\
50aa36c84eSSumit Garg 			(CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \
51aa36c84eSSumit Garg 					0xbff00000
52aa36c84eSSumit Garg #else
53467a40dfSAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR		0xbff00000
54467a40dfSAneesh Bansal #endif
55aa36c84eSSumit Garg #endif
56467a40dfSAneesh Bansal 
57e04916a7Sgaurav rana #if defined(CONFIG_C29XPCIE)
58e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION
59e04916a7Sgaurav rana #endif
60e04916a7Sgaurav rana 
61e04916a7Sgaurav rana #if defined(CONFIG_PPC_P3041)	||	\
62e04916a7Sgaurav rana 	defined(CONFIG_PPC_P4080) ||	\
63e04916a7Sgaurav rana 	defined(CONFIG_PPC_P5020) ||	\
64e04916a7Sgaurav rana 	defined(CONFIG_PPC_P5040) ||	\
65e04916a7Sgaurav rana 	defined(CONFIG_PPC_P2041)
66e04916a7Sgaurav rana 	#define	CONFIG_FSL_TRUST_ARCH_v1
67e04916a7Sgaurav rana #endif
68e04916a7Sgaurav rana 
692ed948f4SAneesh Bansal #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
70e04916a7Sgaurav rana /* The key used for verification of next level images
71e04916a7Sgaurav rana  * is picked up from an Extension Table which has
72e04916a7Sgaurav rana  * been verified by the ISBC (Internal Secure boot Code)
732ed948f4SAneesh Bansal  * in boot ROM of the SoC.
742ed948f4SAneesh Bansal  * The feature is only applicable in case of NOR boot and is
752ed948f4SAneesh Bansal  * not applicable in case of RAMBOOT (NAND, SD, SPI).
76e04916a7Sgaurav rana  */
77e04916a7Sgaurav rana #define CONFIG_FSL_ISBC_KEY_EXT
78e04916a7Sgaurav rana #endif
79bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_SECURE_BOOT */
80e04916a7Sgaurav rana 
81bdc22074SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
82bdc22074SAneesh Bansal 
838f01397bSSumit Garg #define CONFIG_SPL_DM			1
848f01397bSSumit Garg #define CONFIG_SPL_CRYPTO_SUPPORT
858f01397bSSumit Garg #define CONFIG_SPL_HASH_SUPPORT
868f01397bSSumit Garg #define CONFIG_SPL_RSA
878f01397bSSumit Garg #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
88*b63f8a43SSimon Glass 
89*b63f8a43SSimon Glass #ifdef CONFIG_SPL_BUILD
908f01397bSSumit Garg /*
918f01397bSSumit Garg  * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init
928f01397bSSumit Garg  * due to space crunch on CPC and thus malloc will not work.
938f01397bSSumit Garg  */
948f01397bSSumit Garg #define CONFIG_SPL_PPAACT_ADDR		0x2e000000
958f01397bSSumit Garg #define CONFIG_SPL_SPAACT_ADDR		0x2f000000
968f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_S		454
978f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_NS		458
988f01397bSSumit Garg /*
998f01397bSSumit Garg  * Define the key hash for U-Boot here if public/private key pair used to
1008f01397bSSumit Garg  * sign U-boot are different from the SRK hash put in the fuse
1018f01397bSSumit Garg  * Example of defining KEY_HASH is
1028f01397bSSumit Garg  * #define CONFIG_SPL_UBOOT_KEY_HASH \
1038f01397bSSumit Garg  *      "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
1048f01397bSSumit Garg  * else leave it defined as NULL
1058f01397bSSumit Garg  */
1068f01397bSSumit Garg 
1078f01397bSSumit Garg #define CONFIG_SPL_UBOOT_KEY_HASH	NULL
1088f01397bSSumit Garg #endif /* ifdef CONFIG_SPL_BUILD */
1098f01397bSSumit Garg 
110bdc22074SAneesh Bansal #define CONFIG_CMD_ESBC_VALIDATE
111bdc22074SAneesh Bansal #define CONFIG_CMD_BLOB
112bdc22074SAneesh Bansal #define CONFIG_FSL_SEC_MON
113bdc22074SAneesh Bansal #define CONFIG_SHA_PROG_HW_ACCEL
114bdc22074SAneesh Bansal #define CONFIG_RSA_FREESCALE_EXP
115bdc22074SAneesh Bansal 
116bdc22074SAneesh Bansal #ifndef CONFIG_FSL_CAAM
117bdc22074SAneesh Bansal #define CONFIG_FSL_CAAM
118bdc22074SAneesh Bansal #endif
119bdc22074SAneesh Bansal 
1208f01397bSSumit Garg #ifndef CONFIG_SPL_BUILD
1218f01397bSSumit Garg /*
1228f01397bSSumit Garg  * fsl_setenv_chain_of_trust() must be called from
123d0a6d7ceSAneesh Bansal  * board_late_init()
124d0a6d7ceSAneesh Bansal  */
125d0a6d7ceSAneesh Bansal #ifndef CONFIG_BOARD_LATE_INIT
126d0a6d7ceSAneesh Bansal #define CONFIG_BOARD_LATE_INIT
127d0a6d7ceSAneesh Bansal #endif
128d0a6d7ceSAneesh Bansal 
1295050f6f0SAneesh Bansal /* If Boot Script is not on NOR and is required to be copied on RAM */
1305050f6f0SAneesh Bansal #ifdef CONFIG_BOOTSCRIPT_COPY_RAM
1315050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_RAM		0x00010000
13269d4b48cSSumit Garg #define CONFIG_BS_HDR_ADDR_DEVICE	0x00800000
1335050f6f0SAneesh Bansal #define CONFIG_BS_HDR_SIZE		0x00002000
1345050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_RAM		0x00012000
13569d4b48cSSumit Garg #define CONFIG_BS_ADDR_DEVICE		0x00802000
1365050f6f0SAneesh Bansal #define CONFIG_BS_SIZE			0x00001000
1375050f6f0SAneesh Bansal 
1385050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_HDR_ADDR	CONFIG_BS_HDR_ADDR_RAM
1395050f6f0SAneesh Bansal #else
1405050f6f0SAneesh Bansal 
14198cb0efdSgaurav rana /* The bootscript header address is different for B4860 because the NOR
14298cb0efdSgaurav rana  * mapping is different on B4 due to reduced NOR size.
14398cb0efdSgaurav rana  */
14498cb0efdSgaurav rana #if defined(CONFIG_B4860QDS)
14598cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xecc00000
14698cb0efdSgaurav rana #elif defined(CONFIG_FSL_CORENET)
14798cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xe8e00000
14898cb0efdSgaurav rana #elif defined(CONFIG_BSC9132QDS)
14998cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0x88020000
15098cb0efdSgaurav rana #elif defined(CONFIG_C29XPCIE)
15198cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xec020000
15298cb0efdSgaurav rana #else
15398cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR	0xee020000
15498cb0efdSgaurav rana #endif
15598cb0efdSgaurav rana 
156bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
1575050f6f0SAneesh Bansal 
158bdc22074SAneesh Bansal #include <config_fsl_chain_trust.h>
1598f01397bSSumit Garg #endif /* #ifndef CONFIG_SPL_BUILD */
160bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
1610d2cff2dSPo Liu #endif
162