17065b7d4SRuchika Gupta /* 27065b7d4SRuchika Gupta * Copyright 2010-2011 Freescale Semiconductor, Inc. 37065b7d4SRuchika Gupta * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 57065b7d4SRuchika Gupta */ 67065b7d4SRuchika Gupta 77065b7d4SRuchika Gupta #ifndef __FSL_SECURE_BOOT_H 87065b7d4SRuchika Gupta #define __FSL_SECURE_BOOT_H 9e04916a7Sgaurav rana #include <asm/config_mpc85xx.h> 10e04916a7Sgaurav rana 11e04916a7Sgaurav rana #ifdef CONFIG_SECURE_BOOT 12bdc22074SAneesh Bansal 13bdc22074SAneesh Bansal #ifndef CONFIG_FIT_SIGNATURE 14bdc22074SAneesh Bansal #define CONFIG_CHAIN_OF_TRUST 15e04916a7Sgaurav rana #endif 167065b7d4SRuchika Gupta 177065b7d4SRuchika Gupta #if defined(CONFIG_FSL_CORENET) 187065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000 19a202b9f8SYork Sun #elif defined(CONFIG_TARGET_BSC9132QDS) 20f978f7c2SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000 21ebccf255SYork Sun #elif defined(CONFIG_TARGET_C29XPCIE) 22b3f0f632SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000 237065b7d4SRuchika Gupta #else 247065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xce000000 257065b7d4SRuchika Gupta #endif 267065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000 277065b7d4SRuchika Gupta 28d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || \ 29d46a4a13SYork Sun defined(CONFIG_TARGET_B4420QDS) || \ 30ca4819dfSAneesh Bansal defined(CONFIG_T4240QDS) || \ 312d8db6d3SAneesh Bansal defined(CONFIG_T2080QDS) || \ 32e47c2a68SAneesh Bansal defined(CONFIG_T2080RDB) || \ 332d8db6d3SAneesh Bansal defined(CONFIG_T1040QDS) || \ 34e622d9edSgaurav rana defined(CONFIG_T104xD4QDS) || \ 35*78e56995SYork Sun defined(CONFIG_TARGET_T1040RDB) || \ 36*78e56995SYork Sun defined(CONFIG_TARGET_T1040D4RDB) || \ 37*78e56995SYork Sun defined(CONFIG_TARGET_T1042RDB) || \ 38*78e56995SYork Sun defined(CONFIG_TARGET_T1042D4RDB) || \ 39*78e56995SYork Sun defined(CONFIG_TARGET_T1042RDB_PI) || \ 405ff3f41dSYork Sun defined(CONFIG_ARCH_T1023) || \ 41e5d5f5a8SYork Sun defined(CONFIG_ARCH_T1024) 42aa36c84eSSumit Garg #ifndef CONFIG_SYS_RAMBOOT 43fb4a2409SAneesh Bansal #define CONFIG_SYS_CPC_REINIT_F 44aa36c84eSSumit Garg #endif 45e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 46fb4a2409SAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 47fb4a2409SAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 48fb4a2409SAneesh Bansal #endif 49fb4a2409SAneesh Bansal 50467a40dfSAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) 51467a40dfSAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 52aa36c84eSSumit Garg #ifdef CONFIG_SYS_INIT_L3_VADDR 53aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_ADDR \ 54aa36c84eSSumit Garg (CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \ 55aa36c84eSSumit Garg 0xbff00000 56aa36c84eSSumit Garg #else 57467a40dfSAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 58467a40dfSAneesh Bansal #endif 59aa36c84eSSumit Garg #endif 60467a40dfSAneesh Bansal 61ebccf255SYork Sun #if defined(CONFIG_TARGET_C29XPCIE) 62e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 63e04916a7Sgaurav rana #endif 64e04916a7Sgaurav rana 655e5fdd2dSYork Sun #if defined(CONFIG_ARCH_P3041) || \ 66e71372cbSYork Sun defined(CONFIG_ARCH_P4080) || \ 67cefe11cdSYork Sun defined(CONFIG_ARCH_P5020) || \ 6895390360SYork Sun defined(CONFIG_ARCH_P5040) || \ 69ce040c83SYork Sun defined(CONFIG_ARCH_P2041) 70e04916a7Sgaurav rana #define CONFIG_FSL_TRUST_ARCH_v1 71e04916a7Sgaurav rana #endif 72e04916a7Sgaurav rana 732ed948f4SAneesh Bansal #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT) 74e04916a7Sgaurav rana /* The key used for verification of next level images 75e04916a7Sgaurav rana * is picked up from an Extension Table which has 76e04916a7Sgaurav rana * been verified by the ISBC (Internal Secure boot Code) 772ed948f4SAneesh Bansal * in boot ROM of the SoC. 782ed948f4SAneesh Bansal * The feature is only applicable in case of NOR boot and is 792ed948f4SAneesh Bansal * not applicable in case of RAMBOOT (NAND, SD, SPI). 80e04916a7Sgaurav rana */ 81e04916a7Sgaurav rana #define CONFIG_FSL_ISBC_KEY_EXT 82e04916a7Sgaurav rana #endif 83bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_SECURE_BOOT */ 84e04916a7Sgaurav rana 85bdc22074SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST 86b63f8a43SSimon Glass #ifdef CONFIG_SPL_BUILD 878f01397bSSumit Garg /* 888f01397bSSumit Garg * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init 898f01397bSSumit Garg * due to space crunch on CPC and thus malloc will not work. 908f01397bSSumit Garg */ 918f01397bSSumit Garg #define CONFIG_SPL_PPAACT_ADDR 0x2e000000 928f01397bSSumit Garg #define CONFIG_SPL_SPAACT_ADDR 0x2f000000 938f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_S 454 948f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_NS 458 958f01397bSSumit Garg /* 968f01397bSSumit Garg * Define the key hash for U-Boot here if public/private key pair used to 978f01397bSSumit Garg * sign U-boot are different from the SRK hash put in the fuse 988f01397bSSumit Garg * Example of defining KEY_HASH is 998f01397bSSumit Garg * #define CONFIG_SPL_UBOOT_KEY_HASH \ 1008f01397bSSumit Garg * "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b" 1018f01397bSSumit Garg * else leave it defined as NULL 1028f01397bSSumit Garg */ 1038f01397bSSumit Garg 1048f01397bSSumit Garg #define CONFIG_SPL_UBOOT_KEY_HASH NULL 1058f01397bSSumit Garg #endif /* ifdef CONFIG_SPL_BUILD */ 1068f01397bSSumit Garg 107bdc22074SAneesh Bansal #define CONFIG_CMD_ESBC_VALIDATE 108bdc22074SAneesh Bansal #define CONFIG_CMD_BLOB 109bdc22074SAneesh Bansal #define CONFIG_FSL_SEC_MON 110bdc22074SAneesh Bansal #define CONFIG_SHA_PROG_HW_ACCEL 111bdc22074SAneesh Bansal #define CONFIG_RSA_FREESCALE_EXP 112bdc22074SAneesh Bansal 113bdc22074SAneesh Bansal #ifndef CONFIG_FSL_CAAM 114bdc22074SAneesh Bansal #define CONFIG_FSL_CAAM 115bdc22074SAneesh Bansal #endif 116bdc22074SAneesh Bansal 1178f01397bSSumit Garg #ifndef CONFIG_SPL_BUILD 1188f01397bSSumit Garg /* 1198f01397bSSumit Garg * fsl_setenv_chain_of_trust() must be called from 120d0a6d7ceSAneesh Bansal * board_late_init() 121d0a6d7ceSAneesh Bansal */ 122d0a6d7ceSAneesh Bansal #ifndef CONFIG_BOARD_LATE_INIT 123d0a6d7ceSAneesh Bansal #define CONFIG_BOARD_LATE_INIT 124d0a6d7ceSAneesh Bansal #endif 125d0a6d7ceSAneesh Bansal 1265050f6f0SAneesh Bansal /* If Boot Script is not on NOR and is required to be copied on RAM */ 1275050f6f0SAneesh Bansal #ifdef CONFIG_BOOTSCRIPT_COPY_RAM 1285050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_RAM 0x00010000 12969d4b48cSSumit Garg #define CONFIG_BS_HDR_ADDR_DEVICE 0x00800000 1305050f6f0SAneesh Bansal #define CONFIG_BS_HDR_SIZE 0x00002000 1315050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_RAM 0x00012000 13269d4b48cSSumit Garg #define CONFIG_BS_ADDR_DEVICE 0x00802000 1335050f6f0SAneesh Bansal #define CONFIG_BS_SIZE 0x00001000 1345050f6f0SAneesh Bansal 1355050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM 1365050f6f0SAneesh Bansal #else 1375050f6f0SAneesh Bansal 13898cb0efdSgaurav rana /* The bootscript header address is different for B4860 because the NOR 13998cb0efdSgaurav rana * mapping is different on B4 due to reduced NOR size. 14098cb0efdSgaurav rana */ 141d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS) 14298cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000 14398cb0efdSgaurav rana #elif defined(CONFIG_FSL_CORENET) 14498cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000 145a202b9f8SYork Sun #elif defined(CONFIG_TARGET_BSC9132QDS) 14698cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000 147ebccf255SYork Sun #elif defined(CONFIG_TARGET_C29XPCIE) 14898cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000 14998cb0efdSgaurav rana #else 15098cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000 15198cb0efdSgaurav rana #endif 15298cb0efdSgaurav rana 153bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */ 1545050f6f0SAneesh Bansal 155bdc22074SAneesh Bansal #include <config_fsl_chain_trust.h> 1568f01397bSSumit Garg #endif /* #ifndef CONFIG_SPL_BUILD */ 157bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */ 1580d2cff2dSPo Liu #endif 159