17065b7d4SRuchika Gupta /* 27065b7d4SRuchika Gupta * Copyright 2010-2011 Freescale Semiconductor, Inc. 37065b7d4SRuchika Gupta * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 57065b7d4SRuchika Gupta */ 67065b7d4SRuchika Gupta 77065b7d4SRuchika Gupta #ifndef __FSL_SECURE_BOOT_H 87065b7d4SRuchika Gupta #define __FSL_SECURE_BOOT_H 9e04916a7Sgaurav rana #include <asm/config_mpc85xx.h> 10e04916a7Sgaurav rana 11e04916a7Sgaurav rana #ifdef CONFIG_SECURE_BOOT 127065b7d4SRuchika Gupta #if defined(CONFIG_FSL_CORENET) 137065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000 14a202b9f8SYork Sun #elif defined(CONFIG_TARGET_BSC9132QDS) 15f978f7c2SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000 16ebccf255SYork Sun #elif defined(CONFIG_TARGET_C29XPCIE) 17b3f0f632SAneesh Bansal #define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000 187065b7d4SRuchika Gupta #else 197065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_BASE 0xce000000 207065b7d4SRuchika Gupta #endif 217065b7d4SRuchika Gupta #define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000 227065b7d4SRuchika Gupta 23d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || \ 24d46a4a13SYork Sun defined(CONFIG_TARGET_B4420QDS) || \ 259c21d06cSYork Sun defined(CONFIG_TARGET_T4160QDS) || \ 26673c01c7SYork Sun defined(CONFIG_TARGET_T4240QDS) || \ 2780d26188SYork Sun defined(CONFIG_TARGET_T2080QDS) || \ 28*86e0a313SYork Sun defined(CONFIG_TARGET_T2080RDB) || \ 29f4f66940SYork Sun defined(CONFIG_TARGET_T1040QDS) || \ 3078e56995SYork Sun defined(CONFIG_TARGET_T1040RDB) || \ 3178e56995SYork Sun defined(CONFIG_TARGET_T1040D4RDB) || \ 3278e56995SYork Sun defined(CONFIG_TARGET_T1042RDB) || \ 3378e56995SYork Sun defined(CONFIG_TARGET_T1042D4RDB) || \ 3478e56995SYork Sun defined(CONFIG_TARGET_T1042RDB_PI) || \ 355ff3f41dSYork Sun defined(CONFIG_ARCH_T1023) || \ 36e5d5f5a8SYork Sun defined(CONFIG_ARCH_T1024) 37aa36c84eSSumit Garg #ifndef CONFIG_SYS_RAMBOOT 38fb4a2409SAneesh Bansal #define CONFIG_SYS_CPC_REINIT_F 39aa36c84eSSumit Garg #endif 40e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 41fb4a2409SAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 42fb4a2409SAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 43fb4a2409SAneesh Bansal #endif 44fb4a2409SAneesh Bansal 45467a40dfSAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) 46467a40dfSAneesh Bansal #undef CONFIG_SYS_INIT_L3_ADDR 47aa36c84eSSumit Garg #ifdef CONFIG_SYS_INIT_L3_VADDR 48aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_ADDR \ 49aa36c84eSSumit Garg (CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \ 50aa36c84eSSumit Garg 0xbff00000 51aa36c84eSSumit Garg #else 52467a40dfSAneesh Bansal #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 53467a40dfSAneesh Bansal #endif 54aa36c84eSSumit Garg #endif 55467a40dfSAneesh Bansal 56ebccf255SYork Sun #if defined(CONFIG_TARGET_C29XPCIE) 57e04916a7Sgaurav rana #define CONFIG_KEY_REVOCATION 58e04916a7Sgaurav rana #endif 59e04916a7Sgaurav rana 605e5fdd2dSYork Sun #if defined(CONFIG_ARCH_P3041) || \ 61e71372cbSYork Sun defined(CONFIG_ARCH_P4080) || \ 62cefe11cdSYork Sun defined(CONFIG_ARCH_P5020) || \ 6395390360SYork Sun defined(CONFIG_ARCH_P5040) || \ 64ce040c83SYork Sun defined(CONFIG_ARCH_P2041) 65e04916a7Sgaurav rana #define CONFIG_FSL_TRUST_ARCH_v1 66e04916a7Sgaurav rana #endif 67e04916a7Sgaurav rana 682ed948f4SAneesh Bansal #if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT) 69e04916a7Sgaurav rana /* The key used for verification of next level images 70e04916a7Sgaurav rana * is picked up from an Extension Table which has 71e04916a7Sgaurav rana * been verified by the ISBC (Internal Secure boot Code) 722ed948f4SAneesh Bansal * in boot ROM of the SoC. 732ed948f4SAneesh Bansal * The feature is only applicable in case of NOR boot and is 742ed948f4SAneesh Bansal * not applicable in case of RAMBOOT (NAND, SD, SPI). 75e04916a7Sgaurav rana */ 76e04916a7Sgaurav rana #define CONFIG_FSL_ISBC_KEY_EXT 77e04916a7Sgaurav rana #endif 78bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_SECURE_BOOT */ 79e04916a7Sgaurav rana 80bdc22074SAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST 81b63f8a43SSimon Glass #ifdef CONFIG_SPL_BUILD 828f01397bSSumit Garg /* 838f01397bSSumit Garg * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init 848f01397bSSumit Garg * due to space crunch on CPC and thus malloc will not work. 858f01397bSSumit Garg */ 868f01397bSSumit Garg #define CONFIG_SPL_PPAACT_ADDR 0x2e000000 878f01397bSSumit Garg #define CONFIG_SPL_SPAACT_ADDR 0x2f000000 888f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_S 454 898f01397bSSumit Garg #define CONFIG_SPL_JR0_LIODN_NS 458 908f01397bSSumit Garg /* 918f01397bSSumit Garg * Define the key hash for U-Boot here if public/private key pair used to 928f01397bSSumit Garg * sign U-boot are different from the SRK hash put in the fuse 938f01397bSSumit Garg * Example of defining KEY_HASH is 948f01397bSSumit Garg * #define CONFIG_SPL_UBOOT_KEY_HASH \ 958f01397bSSumit Garg * "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b" 968f01397bSSumit Garg * else leave it defined as NULL 978f01397bSSumit Garg */ 988f01397bSSumit Garg 998f01397bSSumit Garg #define CONFIG_SPL_UBOOT_KEY_HASH NULL 1008f01397bSSumit Garg #endif /* ifdef CONFIG_SPL_BUILD */ 1018f01397bSSumit Garg 102bdc22074SAneesh Bansal #define CONFIG_FSL_SEC_MON 103bdc22074SAneesh Bansal 1048f01397bSSumit Garg #ifndef CONFIG_SPL_BUILD 1058f01397bSSumit Garg /* 1068f01397bSSumit Garg * fsl_setenv_chain_of_trust() must be called from 107d0a6d7ceSAneesh Bansal * board_late_init() 108d0a6d7ceSAneesh Bansal */ 109d0a6d7ceSAneesh Bansal 1105050f6f0SAneesh Bansal /* If Boot Script is not on NOR and is required to be copied on RAM */ 1115050f6f0SAneesh Bansal #ifdef CONFIG_BOOTSCRIPT_COPY_RAM 1125050f6f0SAneesh Bansal #define CONFIG_BS_HDR_ADDR_RAM 0x00010000 11369d4b48cSSumit Garg #define CONFIG_BS_HDR_ADDR_DEVICE 0x00800000 1145050f6f0SAneesh Bansal #define CONFIG_BS_HDR_SIZE 0x00002000 1155050f6f0SAneesh Bansal #define CONFIG_BS_ADDR_RAM 0x00012000 11669d4b48cSSumit Garg #define CONFIG_BS_ADDR_DEVICE 0x00802000 1175050f6f0SAneesh Bansal #define CONFIG_BS_SIZE 0x00001000 1185050f6f0SAneesh Bansal 1195050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM 1205050f6f0SAneesh Bansal #else 1215050f6f0SAneesh Bansal 12298cb0efdSgaurav rana /* The bootscript header address is different for B4860 because the NOR 12398cb0efdSgaurav rana * mapping is different on B4 due to reduced NOR size. 12498cb0efdSgaurav rana */ 125d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS) 12698cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000 12798cb0efdSgaurav rana #elif defined(CONFIG_FSL_CORENET) 12898cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000 129a202b9f8SYork Sun #elif defined(CONFIG_TARGET_BSC9132QDS) 13098cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000 131ebccf255SYork Sun #elif defined(CONFIG_TARGET_C29XPCIE) 13298cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000 13398cb0efdSgaurav rana #else 13498cb0efdSgaurav rana #define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000 13598cb0efdSgaurav rana #endif 13698cb0efdSgaurav rana 137bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */ 1385050f6f0SAneesh Bansal 139bdc22074SAneesh Bansal #include <config_fsl_chain_trust.h> 1408f01397bSSumit Garg #endif /* #ifndef CONFIG_SPL_BUILD */ 141bdc22074SAneesh Bansal #endif /* #ifdef CONFIG_CHAIN_OF_TRUST */ 1420d2cff2dSPo Liu #endif 143