1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 3*a47a12beSStefan Roese * 4*a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 5*a47a12beSStefan Roese * project. 6*a47a12beSStefan Roese * 7*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 8*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 9*a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 10*a47a12beSStefan Roese * the License, or (at your option) any later version. 11*a47a12beSStefan Roese */ 12*a47a12beSStefan Roese 13*a47a12beSStefan Roese #ifndef __ASM_PPC_FSL_LBC_H 14*a47a12beSStefan Roese #define __ASM_PPC_FSL_LBC_H 15*a47a12beSStefan Roese 16*a47a12beSStefan Roese #include <config.h> 17*a47a12beSStefan Roese 18*a47a12beSStefan Roese /* BR - Base Registers 19*a47a12beSStefan Roese */ 20*a47a12beSStefan Roese #define BR0 0x5000 /* Register offset to immr */ 21*a47a12beSStefan Roese #define BR1 0x5008 22*a47a12beSStefan Roese #define BR2 0x5010 23*a47a12beSStefan Roese #define BR3 0x5018 24*a47a12beSStefan Roese #define BR4 0x5020 25*a47a12beSStefan Roese #define BR5 0x5028 26*a47a12beSStefan Roese #define BR6 0x5030 27*a47a12beSStefan Roese #define BR7 0x5038 28*a47a12beSStefan Roese 29*a47a12beSStefan Roese #define BR_BA 0xFFFF8000 30*a47a12beSStefan Roese #define BR_BA_SHIFT 15 31*a47a12beSStefan Roese #define BR_XBA 0x00006000 32*a47a12beSStefan Roese #define BR_XBA_SHIFT 13 33*a47a12beSStefan Roese #define BR_PS 0x00001800 34*a47a12beSStefan Roese #define BR_PS_SHIFT 11 35*a47a12beSStefan Roese #define BR_PS_8 0x00000800 /* Port Size 8 bit */ 36*a47a12beSStefan Roese #define BR_PS_16 0x00001000 /* Port Size 16 bit */ 37*a47a12beSStefan Roese #define BR_PS_32 0x00001800 /* Port Size 32 bit */ 38*a47a12beSStefan Roese #define BR_DECC 0x00000600 39*a47a12beSStefan Roese #define BR_DECC_SHIFT 9 40*a47a12beSStefan Roese #define BR_DECC_OFF 0x00000000 41*a47a12beSStefan Roese #define BR_DECC_CHK 0x00000200 42*a47a12beSStefan Roese #define BR_DECC_CHK_GEN 0x00000400 43*a47a12beSStefan Roese #define BR_WP 0x00000100 44*a47a12beSStefan Roese #define BR_WP_SHIFT 8 45*a47a12beSStefan Roese #define BR_MSEL 0x000000E0 46*a47a12beSStefan Roese #define BR_MSEL_SHIFT 5 47*a47a12beSStefan Roese #define BR_MS_GPCM 0x00000000 /* GPCM */ 48*a47a12beSStefan Roese #define BR_MS_FCM 0x00000020 /* FCM */ 49*a47a12beSStefan Roese #ifdef CONFIG_MPC83xx 50*a47a12beSStefan Roese #define BR_MS_SDRAM 0x00000060 /* SDRAM */ 51*a47a12beSStefan Roese #elif defined(CONFIG_MPC85xx) 52*a47a12beSStefan Roese #define BR_MS_SDRAM 0x00000000 /* SDRAM */ 53*a47a12beSStefan Roese #endif 54*a47a12beSStefan Roese #define BR_MS_UPMA 0x00000080 /* UPMA */ 55*a47a12beSStefan Roese #define BR_MS_UPMB 0x000000A0 /* UPMB */ 56*a47a12beSStefan Roese #define BR_MS_UPMC 0x000000C0 /* UPMC */ 57*a47a12beSStefan Roese #if !defined(CONFIG_MPC834x) 58*a47a12beSStefan Roese #define BR_ATOM 0x0000000C 59*a47a12beSStefan Roese #define BR_ATOM_SHIFT 2 60*a47a12beSStefan Roese #endif 61*a47a12beSStefan Roese #define BR_V 0x00000001 62*a47a12beSStefan Roese #define BR_V_SHIFT 0 63*a47a12beSStefan Roese 64*a47a12beSStefan Roese #define UPMA 0 65*a47a12beSStefan Roese #define UPMB 1 66*a47a12beSStefan Roese #define UPMC 2 67*a47a12beSStefan Roese 68*a47a12beSStefan Roese #if defined(CONFIG_MPC834x) 69*a47a12beSStefan Roese #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V) 70*a47a12beSStefan Roese #else 71*a47a12beSStefan Roese #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V) 72*a47a12beSStefan Roese #endif 73*a47a12beSStefan Roese 74*a47a12beSStefan Roese /* Convert an address into the right format for the BR registers */ 75*a47a12beSStefan Roese #if defined(CONFIG_PHYS_64BIT) && !defined(CONFIG_FSL_ELBC) 76*a47a12beSStefan Roese #define BR_PHYS_ADDR(x) ((unsigned long)((x & 0x0ffff8000ULL) | \ 77*a47a12beSStefan Roese ((x & 0x300000000ULL) >> 19))) 78*a47a12beSStefan Roese #else 79*a47a12beSStefan Roese #define BR_PHYS_ADDR(x) (x & 0xffff8000) 80*a47a12beSStefan Roese #endif 81*a47a12beSStefan Roese 82*a47a12beSStefan Roese /* OR - Option Registers 83*a47a12beSStefan Roese */ 84*a47a12beSStefan Roese #define OR0 0x5004 /* Register offset to immr */ 85*a47a12beSStefan Roese #define OR1 0x500C 86*a47a12beSStefan Roese #define OR2 0x5014 87*a47a12beSStefan Roese #define OR3 0x501C 88*a47a12beSStefan Roese #define OR4 0x5024 89*a47a12beSStefan Roese #define OR5 0x502C 90*a47a12beSStefan Roese #define OR6 0x5034 91*a47a12beSStefan Roese #define OR7 0x503C 92*a47a12beSStefan Roese 93*a47a12beSStefan Roese #define OR_GPCM_AM 0xFFFF8000 94*a47a12beSStefan Roese #define OR_GPCM_AM_SHIFT 15 95*a47a12beSStefan Roese #define OR_GPCM_XAM 0x00006000 96*a47a12beSStefan Roese #define OR_GPCM_XAM_SHIFT 13 97*a47a12beSStefan Roese #define OR_GPCM_BCTLD 0x00001000 98*a47a12beSStefan Roese #define OR_GPCM_BCTLD_SHIFT 12 99*a47a12beSStefan Roese #define OR_GPCM_CSNT 0x00000800 100*a47a12beSStefan Roese #define OR_GPCM_CSNT_SHIFT 11 101*a47a12beSStefan Roese #define OR_GPCM_ACS 0x00000600 102*a47a12beSStefan Roese #define OR_GPCM_ACS_SHIFT 9 103*a47a12beSStefan Roese #define OR_GPCM_ACS_DIV2 0x00000600 104*a47a12beSStefan Roese #define OR_GPCM_ACS_DIV4 0x00000400 105*a47a12beSStefan Roese #define OR_GPCM_XACS 0x00000100 106*a47a12beSStefan Roese #define OR_GPCM_XACS_SHIFT 8 107*a47a12beSStefan Roese #define OR_GPCM_SCY 0x000000F0 108*a47a12beSStefan Roese #define OR_GPCM_SCY_SHIFT 4 109*a47a12beSStefan Roese #define OR_GPCM_SCY_1 0x00000010 110*a47a12beSStefan Roese #define OR_GPCM_SCY_2 0x00000020 111*a47a12beSStefan Roese #define OR_GPCM_SCY_3 0x00000030 112*a47a12beSStefan Roese #define OR_GPCM_SCY_4 0x00000040 113*a47a12beSStefan Roese #define OR_GPCM_SCY_5 0x00000050 114*a47a12beSStefan Roese #define OR_GPCM_SCY_6 0x00000060 115*a47a12beSStefan Roese #define OR_GPCM_SCY_7 0x00000070 116*a47a12beSStefan Roese #define OR_GPCM_SCY_8 0x00000080 117*a47a12beSStefan Roese #define OR_GPCM_SCY_9 0x00000090 118*a47a12beSStefan Roese #define OR_GPCM_SCY_10 0x000000a0 119*a47a12beSStefan Roese #define OR_GPCM_SCY_11 0x000000b0 120*a47a12beSStefan Roese #define OR_GPCM_SCY_12 0x000000c0 121*a47a12beSStefan Roese #define OR_GPCM_SCY_13 0x000000d0 122*a47a12beSStefan Roese #define OR_GPCM_SCY_14 0x000000e0 123*a47a12beSStefan Roese #define OR_GPCM_SCY_15 0x000000f0 124*a47a12beSStefan Roese #define OR_GPCM_SETA 0x00000008 125*a47a12beSStefan Roese #define OR_GPCM_SETA_SHIFT 3 126*a47a12beSStefan Roese #define OR_GPCM_TRLX 0x00000004 127*a47a12beSStefan Roese #define OR_GPCM_TRLX_SHIFT 2 128*a47a12beSStefan Roese #define OR_GPCM_EHTR 0x00000002 129*a47a12beSStefan Roese #define OR_GPCM_EHTR_SHIFT 1 130*a47a12beSStefan Roese #define OR_GPCM_EAD 0x00000001 131*a47a12beSStefan Roese #define OR_GPCM_EAD_SHIFT 0 132*a47a12beSStefan Roese 133*a47a12beSStefan Roese /* helpers to convert values into an OR address mask (GPCM mode) */ 134*a47a12beSStefan Roese #define P2SZ_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */ 135*a47a12beSStefan Roese #define MEG_TO_AM(m) P2SZ_TO_AM((m) << 20) 136*a47a12beSStefan Roese 137*a47a12beSStefan Roese #define OR_FCM_AM 0xFFFF8000 138*a47a12beSStefan Roese #define OR_FCM_AM_SHIFT 15 139*a47a12beSStefan Roese #define OR_FCM_XAM 0x00006000 140*a47a12beSStefan Roese #define OR_FCM_XAM_SHIFT 13 141*a47a12beSStefan Roese #define OR_FCM_BCTLD 0x00001000 142*a47a12beSStefan Roese #define OR_FCM_BCTLD_SHIFT 12 143*a47a12beSStefan Roese #define OR_FCM_PGS 0x00000400 144*a47a12beSStefan Roese #define OR_FCM_PGS_SHIFT 10 145*a47a12beSStefan Roese #define OR_FCM_CSCT 0x00000200 146*a47a12beSStefan Roese #define OR_FCM_CSCT_SHIFT 9 147*a47a12beSStefan Roese #define OR_FCM_CST 0x00000100 148*a47a12beSStefan Roese #define OR_FCM_CST_SHIFT 8 149*a47a12beSStefan Roese #define OR_FCM_CHT 0x00000080 150*a47a12beSStefan Roese #define OR_FCM_CHT_SHIFT 7 151*a47a12beSStefan Roese #define OR_FCM_SCY 0x00000070 152*a47a12beSStefan Roese #define OR_FCM_SCY_SHIFT 4 153*a47a12beSStefan Roese #define OR_FCM_SCY_1 0x00000010 154*a47a12beSStefan Roese #define OR_FCM_SCY_2 0x00000020 155*a47a12beSStefan Roese #define OR_FCM_SCY_3 0x00000030 156*a47a12beSStefan Roese #define OR_FCM_SCY_4 0x00000040 157*a47a12beSStefan Roese #define OR_FCM_SCY_5 0x00000050 158*a47a12beSStefan Roese #define OR_FCM_SCY_6 0x00000060 159*a47a12beSStefan Roese #define OR_FCM_SCY_7 0x00000070 160*a47a12beSStefan Roese #define OR_FCM_RST 0x00000008 161*a47a12beSStefan Roese #define OR_FCM_RST_SHIFT 3 162*a47a12beSStefan Roese #define OR_FCM_TRLX 0x00000004 163*a47a12beSStefan Roese #define OR_FCM_TRLX_SHIFT 2 164*a47a12beSStefan Roese #define OR_FCM_EHTR 0x00000002 165*a47a12beSStefan Roese #define OR_FCM_EHTR_SHIFT 1 166*a47a12beSStefan Roese 167*a47a12beSStefan Roese #define OR_UPM_AM 0xFFFF8000 168*a47a12beSStefan Roese #define OR_UPM_AM_SHIFT 15 169*a47a12beSStefan Roese #define OR_UPM_XAM 0x00006000 170*a47a12beSStefan Roese #define OR_UPM_XAM_SHIFT 13 171*a47a12beSStefan Roese #define OR_UPM_BCTLD 0x00001000 172*a47a12beSStefan Roese #define OR_UPM_BCTLD_SHIFT 12 173*a47a12beSStefan Roese #define OR_UPM_BI 0x00000100 174*a47a12beSStefan Roese #define OR_UPM_BI_SHIFT 8 175*a47a12beSStefan Roese #define OR_UPM_TRLX 0x00000004 176*a47a12beSStefan Roese #define OR_UPM_TRLX_SHIFT 2 177*a47a12beSStefan Roese #define OR_UPM_EHTR 0x00000002 178*a47a12beSStefan Roese #define OR_UPM_EHTR_SHIFT 1 179*a47a12beSStefan Roese #define OR_UPM_EAD 0x00000001 180*a47a12beSStefan Roese #define OR_UPM_EAD_SHIFT 0 181*a47a12beSStefan Roese 182*a47a12beSStefan Roese #define OR_SDRAM_AM 0xFFFF8000 183*a47a12beSStefan Roese #define OR_SDRAM_AM_SHIFT 15 184*a47a12beSStefan Roese #define OR_SDRAM_XAM 0x00006000 185*a47a12beSStefan Roese #define OR_SDRAM_XAM_SHIFT 13 186*a47a12beSStefan Roese #define OR_SDRAM_COLS 0x00001C00 187*a47a12beSStefan Roese #define OR_SDRAM_COLS_SHIFT 10 188*a47a12beSStefan Roese #define OR_SDRAM_ROWS 0x000001C0 189*a47a12beSStefan Roese #define OR_SDRAM_ROWS_SHIFT 6 190*a47a12beSStefan Roese #define OR_SDRAM_PMSEL 0x00000020 191*a47a12beSStefan Roese #define OR_SDRAM_PMSEL_SHIFT 5 192*a47a12beSStefan Roese #define OR_SDRAM_EAD 0x00000001 193*a47a12beSStefan Roese #define OR_SDRAM_EAD_SHIFT 0 194*a47a12beSStefan Roese 195*a47a12beSStefan Roese #define OR_AM_32KB 0xFFFF8000 196*a47a12beSStefan Roese #define OR_AM_64KB 0xFFFF0000 197*a47a12beSStefan Roese #define OR_AM_128KB 0xFFFE0000 198*a47a12beSStefan Roese #define OR_AM_256KB 0xFFFC0000 199*a47a12beSStefan Roese #define OR_AM_512KB 0xFFF80000 200*a47a12beSStefan Roese #define OR_AM_1MB 0xFFF00000 201*a47a12beSStefan Roese #define OR_AM_2MB 0xFFE00000 202*a47a12beSStefan Roese #define OR_AM_4MB 0xFFC00000 203*a47a12beSStefan Roese #define OR_AM_8MB 0xFF800000 204*a47a12beSStefan Roese #define OR_AM_16MB 0xFF000000 205*a47a12beSStefan Roese #define OR_AM_32MB 0xFE000000 206*a47a12beSStefan Roese #define OR_AM_64MB 0xFC000000 207*a47a12beSStefan Roese #define OR_AM_128MB 0xF8000000 208*a47a12beSStefan Roese #define OR_AM_256MB 0xF0000000 209*a47a12beSStefan Roese #define OR_AM_512MB 0xE0000000 210*a47a12beSStefan Roese #define OR_AM_1GB 0xC0000000 211*a47a12beSStefan Roese #define OR_AM_2GB 0x80000000 212*a47a12beSStefan Roese #define OR_AM_4GB 0x00000000 213*a47a12beSStefan Roese 214*a47a12beSStefan Roese /* MxMR - UPM Machine A/B/C Mode Registers 215*a47a12beSStefan Roese */ 216*a47a12beSStefan Roese #define MxMR_MAD_MSK 0x0000003f /* Machine Address Mask */ 217*a47a12beSStefan Roese #define MxMR_TLFx_MSK 0x000003c0 /* Refresh Loop Field Mask */ 218*a47a12beSStefan Roese #define MxMR_WLFx_MSK 0x00003c00 /* Write Loop Field Mask */ 219*a47a12beSStefan Roese #define MxMR_WLFx_1X 0x00000400 /* executed 1 time */ 220*a47a12beSStefan Roese #define MxMR_WLFx_2X 0x00000800 /* executed 2 times */ 221*a47a12beSStefan Roese #define MxMR_WLFx_3X 0x00000c00 /* executed 3 times */ 222*a47a12beSStefan Roese #define MxMR_WLFx_4X 0x00001000 /* executed 4 times */ 223*a47a12beSStefan Roese #define MxMR_WLFx_5X 0x00001400 /* executed 5 times */ 224*a47a12beSStefan Roese #define MxMR_WLFx_6X 0x00001800 /* executed 6 times */ 225*a47a12beSStefan Roese #define MxMR_WLFx_7X 0x00001c00 /* executed 7 times */ 226*a47a12beSStefan Roese #define MxMR_WLFx_8X 0x00002000 /* executed 8 times */ 227*a47a12beSStefan Roese #define MxMR_WLFx_9X 0x00002400 /* executed 9 times */ 228*a47a12beSStefan Roese #define MxMR_WLFx_10X 0x00002800 /* executed 10 times */ 229*a47a12beSStefan Roese #define MxMR_WLFx_11X 0x00002c00 /* executed 11 times */ 230*a47a12beSStefan Roese #define MxMR_WLFx_12X 0x00003000 /* executed 12 times */ 231*a47a12beSStefan Roese #define MxMR_WLFx_13X 0x00003400 /* executed 13 times */ 232*a47a12beSStefan Roese #define MxMR_WLFx_14X 0x00003800 /* executed 14 times */ 233*a47a12beSStefan Roese #define MxMR_WLFx_15X 0x00003c00 /* executed 15 times */ 234*a47a12beSStefan Roese #define MxMR_WLFx_16X 0x00000000 /* executed 16 times */ 235*a47a12beSStefan Roese #define MxMR_RLFx_MSK 0x0003c000 /* Read Loop Field Mask */ 236*a47a12beSStefan Roese #define MxMR_GPL_x4DIS 0x00040000 /* GPL_A4 Ouput Line Disable */ 237*a47a12beSStefan Roese #define MxMR_G0CLx_MSK 0x00380000 /* General Line 0 Control Mask */ 238*a47a12beSStefan Roese #define MxMR_DSx_1_CYCL 0x00000000 /* 1 cycle Disable Period */ 239*a47a12beSStefan Roese #define MxMR_DSx_2_CYCL 0x00400000 /* 2 cycle Disable Period */ 240*a47a12beSStefan Roese #define MxMR_DSx_3_CYCL 0x00800000 /* 3 cycle Disable Period */ 241*a47a12beSStefan Roese #define MxMR_DSx_4_CYCL 0x00c00000 /* 4 cycle Disable Period */ 242*a47a12beSStefan Roese #define MxMR_DSx_MSK 0x00c00000 /* Disable Timer Period Mask */ 243*a47a12beSStefan Roese #define MxMR_AMx_MSK 0x07000000 /* Addess Multiplex Size Mask */ 244*a47a12beSStefan Roese #define MxMR_OP_NORM 0x00000000 /* Normal Operation */ 245*a47a12beSStefan Roese #define MxMR_OP_WARR 0x10000000 /* Write to Array */ 246*a47a12beSStefan Roese #define MxMR_OP_RARR 0x20000000 /* Read from Array */ 247*a47a12beSStefan Roese #define MxMR_OP_RUNP 0x30000000 /* Run Pattern */ 248*a47a12beSStefan Roese #define MxMR_OP_MSK 0x30000000 /* Command Opcode Mask */ 249*a47a12beSStefan Roese #define MxMR_RFEN 0x40000000 /* Refresh Enable */ 250*a47a12beSStefan Roese #define MxMR_BSEL 0x80000000 /* Bus Select */ 251*a47a12beSStefan Roese 252*a47a12beSStefan Roese #define LBLAWAR_EN 0x80000000 253*a47a12beSStefan Roese #define LBLAWAR_4KB 0x0000000B 254*a47a12beSStefan Roese #define LBLAWAR_8KB 0x0000000C 255*a47a12beSStefan Roese #define LBLAWAR_16KB 0x0000000D 256*a47a12beSStefan Roese #define LBLAWAR_32KB 0x0000000E 257*a47a12beSStefan Roese #define LBLAWAR_64KB 0x0000000F 258*a47a12beSStefan Roese #define LBLAWAR_128KB 0x00000010 259*a47a12beSStefan Roese #define LBLAWAR_256KB 0x00000011 260*a47a12beSStefan Roese #define LBLAWAR_512KB 0x00000012 261*a47a12beSStefan Roese #define LBLAWAR_1MB 0x00000013 262*a47a12beSStefan Roese #define LBLAWAR_2MB 0x00000014 263*a47a12beSStefan Roese #define LBLAWAR_4MB 0x00000015 264*a47a12beSStefan Roese #define LBLAWAR_8MB 0x00000016 265*a47a12beSStefan Roese #define LBLAWAR_16MB 0x00000017 266*a47a12beSStefan Roese #define LBLAWAR_32MB 0x00000018 267*a47a12beSStefan Roese #define LBLAWAR_64MB 0x00000019 268*a47a12beSStefan Roese #define LBLAWAR_128MB 0x0000001A 269*a47a12beSStefan Roese #define LBLAWAR_256MB 0x0000001B 270*a47a12beSStefan Roese #define LBLAWAR_512MB 0x0000001C 271*a47a12beSStefan Roese #define LBLAWAR_1GB 0x0000001D 272*a47a12beSStefan Roese #define LBLAWAR_2GB 0x0000001E 273*a47a12beSStefan Roese 274*a47a12beSStefan Roese /* LBCR - Local Bus Configuration Register 275*a47a12beSStefan Roese */ 276*a47a12beSStefan Roese #define LBCR_LDIS 0x80000000 277*a47a12beSStefan Roese #define LBCR_LDIS_SHIFT 31 278*a47a12beSStefan Roese #define LBCR_BCTLC 0x00C00000 279*a47a12beSStefan Roese #define LBCR_BCTLC_SHIFT 22 280*a47a12beSStefan Roese #define LBCR_LPBSE 0x00020000 281*a47a12beSStefan Roese #define LBCR_LPBSE_SHIFT 17 282*a47a12beSStefan Roese #define LBCR_EPAR 0x00010000 283*a47a12beSStefan Roese #define LBCR_EPAR_SHIFT 16 284*a47a12beSStefan Roese #define LBCR_BMT 0x0000FF00 285*a47a12beSStefan Roese #define LBCR_BMT_SHIFT 8 286*a47a12beSStefan Roese 287*a47a12beSStefan Roese /* LCRR - Clock Ratio Register 288*a47a12beSStefan Roese */ 289*a47a12beSStefan Roese #define LCRR_DBYP 0x80000000 290*a47a12beSStefan Roese #define LCRR_DBYP_SHIFT 31 291*a47a12beSStefan Roese #define LCRR_BUFCMDC 0x30000000 292*a47a12beSStefan Roese #define LCRR_BUFCMDC_SHIFT 28 293*a47a12beSStefan Roese #define LCRR_BUFCMDC_1 0x10000000 294*a47a12beSStefan Roese #define LCRR_BUFCMDC_2 0x20000000 295*a47a12beSStefan Roese #define LCRR_BUFCMDC_3 0x30000000 296*a47a12beSStefan Roese #define LCRR_BUFCMDC_4 0x00000000 297*a47a12beSStefan Roese #define LCRR_ECL 0x03000000 298*a47a12beSStefan Roese #define LCRR_ECL_SHIFT 24 299*a47a12beSStefan Roese #define LCRR_ECL_4 0x00000000 300*a47a12beSStefan Roese #define LCRR_ECL_5 0x01000000 301*a47a12beSStefan Roese #define LCRR_ECL_6 0x02000000 302*a47a12beSStefan Roese #define LCRR_ECL_7 0x03000000 303*a47a12beSStefan Roese #define LCRR_EADC 0x00030000 304*a47a12beSStefan Roese #define LCRR_EADC_SHIFT 16 305*a47a12beSStefan Roese #define LCRR_EADC_1 0x00010000 306*a47a12beSStefan Roese #define LCRR_EADC_2 0x00020000 307*a47a12beSStefan Roese #define LCRR_EADC_3 0x00030000 308*a47a12beSStefan Roese #define LCRR_EADC_4 0x00000000 309*a47a12beSStefan Roese /* CLKDIV is five bits only on 8536, 8572, and 8610, so far, but the fifth bit 310*a47a12beSStefan Roese * should always be zero on older parts that have a four bit CLKDIV. 311*a47a12beSStefan Roese */ 312*a47a12beSStefan Roese #define LCRR_CLKDIV 0x0000001F 313*a47a12beSStefan Roese #define LCRR_CLKDIV_SHIFT 0 314*a47a12beSStefan Roese #if defined(CONFIG_MPC83xx) || defined (CONFIG_MPC8540) || \ 315*a47a12beSStefan Roese defined(CONFIG_MPC8541) || defined (CONFIG_MPC8555) || \ 316*a47a12beSStefan Roese defined(CONFIG_MPC8560) 317*a47a12beSStefan Roese #define LCRR_CLKDIV_2 0x00000002 318*a47a12beSStefan Roese #define LCRR_CLKDIV_4 0x00000004 319*a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000008 320*a47a12beSStefan Roese #elif defined(CONFIG_FSL_CORENET) 321*a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000002 322*a47a12beSStefan Roese #define LCRR_CLKDIV_16 0x00000004 323*a47a12beSStefan Roese #define LCRR_CLKDIV_32 0x00000008 324*a47a12beSStefan Roese #else 325*a47a12beSStefan Roese #define LCRR_CLKDIV_4 0x00000002 326*a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000004 327*a47a12beSStefan Roese #define LCRR_CLKDIV_16 0x00000008 328*a47a12beSStefan Roese #endif 329*a47a12beSStefan Roese 330*a47a12beSStefan Roese /* LTEDR - Transfer Error Check Disable Register 331*a47a12beSStefan Roese */ 332*a47a12beSStefan Roese #define LTEDR_BMD 0x80000000 /* Bus monitor disable */ 333*a47a12beSStefan Roese #define LTEDR_PARD 0x20000000 /* Parity error checking disabled */ 334*a47a12beSStefan Roese #define LTEDR_WPD 0x04000000 /* Write protect error checking diable */ 335*a47a12beSStefan Roese #define LTEDR_WARA 0x00800000 /* Write-after-read-atomic error checking diable */ 336*a47a12beSStefan Roese #define LTEDR_RAWA 0x00400000 /* Read-after-write-atomic error checking disable */ 337*a47a12beSStefan Roese #define LTEDR_CSD 0x00080000 /* Chip select error checking disable */ 338*a47a12beSStefan Roese 339*a47a12beSStefan Roese /* FMR - Flash Mode Register 340*a47a12beSStefan Roese */ 341*a47a12beSStefan Roese #define FMR_CWTO 0x0000F000 342*a47a12beSStefan Roese #define FMR_CWTO_SHIFT 12 343*a47a12beSStefan Roese #define FMR_BOOT 0x00000800 344*a47a12beSStefan Roese #define FMR_ECCM 0x00000100 345*a47a12beSStefan Roese #define FMR_AL 0x00000030 346*a47a12beSStefan Roese #define FMR_AL_SHIFT 4 347*a47a12beSStefan Roese #define FMR_OP 0x00000003 348*a47a12beSStefan Roese #define FMR_OP_SHIFT 0 349*a47a12beSStefan Roese 350*a47a12beSStefan Roese /* FIR - Flash Instruction Register 351*a47a12beSStefan Roese */ 352*a47a12beSStefan Roese #define FIR_OP0 0xF0000000 353*a47a12beSStefan Roese #define FIR_OP0_SHIFT 28 354*a47a12beSStefan Roese #define FIR_OP1 0x0F000000 355*a47a12beSStefan Roese #define FIR_OP1_SHIFT 24 356*a47a12beSStefan Roese #define FIR_OP2 0x00F00000 357*a47a12beSStefan Roese #define FIR_OP2_SHIFT 20 358*a47a12beSStefan Roese #define FIR_OP3 0x000F0000 359*a47a12beSStefan Roese #define FIR_OP3_SHIFT 16 360*a47a12beSStefan Roese #define FIR_OP4 0x0000F000 361*a47a12beSStefan Roese #define FIR_OP4_SHIFT 12 362*a47a12beSStefan Roese #define FIR_OP5 0x00000F00 363*a47a12beSStefan Roese #define FIR_OP5_SHIFT 8 364*a47a12beSStefan Roese #define FIR_OP6 0x000000F0 365*a47a12beSStefan Roese #define FIR_OP6_SHIFT 4 366*a47a12beSStefan Roese #define FIR_OP7 0x0000000F 367*a47a12beSStefan Roese #define FIR_OP7_SHIFT 0 368*a47a12beSStefan Roese #define FIR_OP_NOP 0x0 /* No operation and end of sequence */ 369*a47a12beSStefan Roese #define FIR_OP_CA 0x1 /* Issue current column address */ 370*a47a12beSStefan Roese #define FIR_OP_PA 0x2 /* Issue current block+page address */ 371*a47a12beSStefan Roese #define FIR_OP_UA 0x3 /* Issue user defined address */ 372*a47a12beSStefan Roese #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */ 373*a47a12beSStefan Roese #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */ 374*a47a12beSStefan Roese #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */ 375*a47a12beSStefan Roese #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */ 376*a47a12beSStefan Roese #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */ 377*a47a12beSStefan Roese #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */ 378*a47a12beSStefan Roese #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */ 379*a47a12beSStefan Roese #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */ 380*a47a12beSStefan Roese #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */ 381*a47a12beSStefan Roese #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */ 382*a47a12beSStefan Roese #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */ 383*a47a12beSStefan Roese #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */ 384*a47a12beSStefan Roese 385*a47a12beSStefan Roese /* FCR - Flash Command Register 386*a47a12beSStefan Roese */ 387*a47a12beSStefan Roese #define FCR_CMD0 0xFF000000 388*a47a12beSStefan Roese #define FCR_CMD0_SHIFT 24 389*a47a12beSStefan Roese #define FCR_CMD1 0x00FF0000 390*a47a12beSStefan Roese #define FCR_CMD1_SHIFT 16 391*a47a12beSStefan Roese #define FCR_CMD2 0x0000FF00 392*a47a12beSStefan Roese #define FCR_CMD2_SHIFT 8 393*a47a12beSStefan Roese #define FCR_CMD3 0x000000FF 394*a47a12beSStefan Roese #define FCR_CMD3_SHIFT 0 395*a47a12beSStefan Roese /* FBAR - Flash Block Address Register 396*a47a12beSStefan Roese */ 397*a47a12beSStefan Roese #define FBAR_BLK 0x00FFFFFF 398*a47a12beSStefan Roese 399*a47a12beSStefan Roese /* FPAR - Flash Page Address Register 400*a47a12beSStefan Roese */ 401*a47a12beSStefan Roese #define FPAR_SP_PI 0x00007C00 402*a47a12beSStefan Roese #define FPAR_SP_PI_SHIFT 10 403*a47a12beSStefan Roese #define FPAR_SP_MS 0x00000200 404*a47a12beSStefan Roese #define FPAR_SP_CI 0x000001FF 405*a47a12beSStefan Roese #define FPAR_SP_CI_SHIFT 0 406*a47a12beSStefan Roese #define FPAR_LP_PI 0x0003F000 407*a47a12beSStefan Roese #define FPAR_LP_PI_SHIFT 12 408*a47a12beSStefan Roese #define FPAR_LP_MS 0x00000800 409*a47a12beSStefan Roese #define FPAR_LP_CI 0x000007FF 410*a47a12beSStefan Roese #define FPAR_LP_CI_SHIFT 0 411*a47a12beSStefan Roese 412*a47a12beSStefan Roese /* LSDMR - SDRAM Machine Mode Register 413*a47a12beSStefan Roese */ 414*a47a12beSStefan Roese #define LSDMR_RFEN (1 << (31 - 1)) 415*a47a12beSStefan Roese #define LSDMR_BSMA1516 (3 << (31 - 10)) 416*a47a12beSStefan Roese #define LSDMR_BSMA1617 (4 << (31 - 10)) 417*a47a12beSStefan Roese #define LSDMR_RFCR5 (3 << (31 - 16)) 418*a47a12beSStefan Roese #define LSDMR_RFCR16 (7 << (31 - 16)) 419*a47a12beSStefan Roese #define LSDMR_PRETOACT3 (3 << (31 - 19)) 420*a47a12beSStefan Roese #define LSDMR_PRETOACT7 (7 << (31 - 19)) 421*a47a12beSStefan Roese #define LSDMR_ACTTORW3 (3 << (31 - 22)) 422*a47a12beSStefan Roese #define LSDMR_ACTTORW7 (7 << (31 - 22)) 423*a47a12beSStefan Roese #define LSDMR_ACTTORW6 (6 << (31 - 22)) 424*a47a12beSStefan Roese #define LSDMR_BL8 (1 << (31 - 23)) 425*a47a12beSStefan Roese #define LSDMR_WRC2 (2 << (31 - 27)) 426*a47a12beSStefan Roese #define LSDMR_WRC4 (0 << (31 - 27)) 427*a47a12beSStefan Roese #define LSDMR_BUFCMD (1 << (31 - 29)) 428*a47a12beSStefan Roese #define LSDMR_CL3 (3 << (31 - 31)) 429*a47a12beSStefan Roese 430*a47a12beSStefan Roese #define LSDMR_OP_NORMAL (0 << (31 - 4)) 431*a47a12beSStefan Roese #define LSDMR_OP_ARFRSH (1 << (31 - 4)) 432*a47a12beSStefan Roese #define LSDMR_OP_SRFRSH (2 << (31 - 4)) 433*a47a12beSStefan Roese #define LSDMR_OP_MRW (3 << (31 - 4)) 434*a47a12beSStefan Roese #define LSDMR_OP_PRECH (4 << (31 - 4)) 435*a47a12beSStefan Roese #define LSDMR_OP_PCHALL (5 << (31 - 4)) 436*a47a12beSStefan Roese #define LSDMR_OP_ACTBNK (6 << (31 - 4)) 437*a47a12beSStefan Roese #define LSDMR_OP_RWINV (7 << (31 - 4)) 438*a47a12beSStefan Roese 439*a47a12beSStefan Roese /* LTESR - Transfer Error Status Register 440*a47a12beSStefan Roese */ 441*a47a12beSStefan Roese #define LTESR_BM 0x80000000 442*a47a12beSStefan Roese #define LTESR_FCT 0x40000000 443*a47a12beSStefan Roese #define LTESR_PAR 0x20000000 444*a47a12beSStefan Roese #define LTESR_WP 0x04000000 445*a47a12beSStefan Roese #define LTESR_ATMW 0x00800000 446*a47a12beSStefan Roese #define LTESR_ATMR 0x00400000 447*a47a12beSStefan Roese #define LTESR_CS 0x00080000 448*a47a12beSStefan Roese #define LTESR_CC 0x00000001 449*a47a12beSStefan Roese 450*a47a12beSStefan Roese #ifndef __ASSEMBLY__ 451*a47a12beSStefan Roese /* 452*a47a12beSStefan Roese * Local Bus Controller Registers. 453*a47a12beSStefan Roese */ 454*a47a12beSStefan Roese typedef struct lbus_bank { 455*a47a12beSStefan Roese u32 br; /* Base Register */ 456*a47a12beSStefan Roese u32 or; /* Option Register */ 457*a47a12beSStefan Roese } lbus_bank_t; 458*a47a12beSStefan Roese 459*a47a12beSStefan Roese typedef struct fsl_lbus { 460*a47a12beSStefan Roese lbus_bank_t bank[8]; 461*a47a12beSStefan Roese u8 res0[0x28]; 462*a47a12beSStefan Roese u32 mar; /* UPM Address Register */ 463*a47a12beSStefan Roese u8 res1[0x4]; 464*a47a12beSStefan Roese u32 mamr; /* UPMA Mode Register */ 465*a47a12beSStefan Roese u32 mbmr; /* UPMB Mode Register */ 466*a47a12beSStefan Roese u32 mcmr; /* UPMC Mode Register */ 467*a47a12beSStefan Roese u8 res2[0x8]; 468*a47a12beSStefan Roese u32 mrtpr; /* Memory Refresh Timer Prescaler Register */ 469*a47a12beSStefan Roese u32 mdr; /* UPM Data Register */ 470*a47a12beSStefan Roese u8 res3[0x4]; 471*a47a12beSStefan Roese u32 lsor; /* Special Operation Initiation Register */ 472*a47a12beSStefan Roese u32 lsdmr; /* SDRAM Mode Register */ 473*a47a12beSStefan Roese u8 res4[0x8]; 474*a47a12beSStefan Roese u32 lurt; /* UPM Refresh Timer */ 475*a47a12beSStefan Roese u32 lsrt; /* SDRAM Refresh Timer */ 476*a47a12beSStefan Roese u8 res5[0x8]; 477*a47a12beSStefan Roese u32 ltesr; /* Transfer Error Status Register */ 478*a47a12beSStefan Roese u32 ltedr; /* Transfer Error Disable Register */ 479*a47a12beSStefan Roese u32 lteir; /* Transfer Error Interrupt Register */ 480*a47a12beSStefan Roese u32 lteatr; /* Transfer Error Attributes Register */ 481*a47a12beSStefan Roese u32 ltear; /* Transfer Error Address Register */ 482*a47a12beSStefan Roese u8 res6[0xC]; 483*a47a12beSStefan Roese u32 lbcr; /* Configuration Register */ 484*a47a12beSStefan Roese u32 lcrr; /* Clock Ratio Register */ 485*a47a12beSStefan Roese u8 res7[0x8]; 486*a47a12beSStefan Roese u32 fmr; /* Flash Mode Register */ 487*a47a12beSStefan Roese u32 fir; /* Flash Instruction Register */ 488*a47a12beSStefan Roese u32 fcr; /* Flash Command Register */ 489*a47a12beSStefan Roese u32 fbar; /* Flash Block Addr Register */ 490*a47a12beSStefan Roese u32 fpar; /* Flash Page Addr Register */ 491*a47a12beSStefan Roese u32 fbcr; /* Flash Byte Count Register */ 492*a47a12beSStefan Roese u8 res8[0xF08]; 493*a47a12beSStefan Roese } fsl_lbus_t; 494*a47a12beSStefan Roese #endif /* __ASSEMBLY__ */ 495*a47a12beSStefan Roese 496*a47a12beSStefan Roese #endif /* __ASM_PPC_FSL_LBC_H */ 497