1a47a12beSStefan Roese /* 2*3f0202edSLan Chunhe * Copyright (C) 2004-2008,2010 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 5a47a12beSStefan Roese * project. 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 8a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 9a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 10a47a12beSStefan Roese * the License, or (at your option) any later version. 11a47a12beSStefan Roese */ 12a47a12beSStefan Roese 13a47a12beSStefan Roese #ifndef __ASM_PPC_FSL_LBC_H 14a47a12beSStefan Roese #define __ASM_PPC_FSL_LBC_H 15a47a12beSStefan Roese 16a47a12beSStefan Roese #include <config.h> 17a47a12beSStefan Roese 18a47a12beSStefan Roese /* BR - Base Registers 19a47a12beSStefan Roese */ 20a47a12beSStefan Roese #define BR0 0x5000 /* Register offset to immr */ 21a47a12beSStefan Roese #define BR1 0x5008 22a47a12beSStefan Roese #define BR2 0x5010 23a47a12beSStefan Roese #define BR3 0x5018 24a47a12beSStefan Roese #define BR4 0x5020 25a47a12beSStefan Roese #define BR5 0x5028 26a47a12beSStefan Roese #define BR6 0x5030 27a47a12beSStefan Roese #define BR7 0x5038 28a47a12beSStefan Roese 29a47a12beSStefan Roese #define BR_BA 0xFFFF8000 30a47a12beSStefan Roese #define BR_BA_SHIFT 15 31a47a12beSStefan Roese #define BR_XBA 0x00006000 32a47a12beSStefan Roese #define BR_XBA_SHIFT 13 33a47a12beSStefan Roese #define BR_PS 0x00001800 34a47a12beSStefan Roese #define BR_PS_SHIFT 11 35a47a12beSStefan Roese #define BR_PS_8 0x00000800 /* Port Size 8 bit */ 36a47a12beSStefan Roese #define BR_PS_16 0x00001000 /* Port Size 16 bit */ 37a47a12beSStefan Roese #define BR_PS_32 0x00001800 /* Port Size 32 bit */ 38a47a12beSStefan Roese #define BR_DECC 0x00000600 39a47a12beSStefan Roese #define BR_DECC_SHIFT 9 40a47a12beSStefan Roese #define BR_DECC_OFF 0x00000000 41a47a12beSStefan Roese #define BR_DECC_CHK 0x00000200 42a47a12beSStefan Roese #define BR_DECC_CHK_GEN 0x00000400 43a47a12beSStefan Roese #define BR_WP 0x00000100 44a47a12beSStefan Roese #define BR_WP_SHIFT 8 45a47a12beSStefan Roese #define BR_MSEL 0x000000E0 46a47a12beSStefan Roese #define BR_MSEL_SHIFT 5 47a47a12beSStefan Roese #define BR_MS_GPCM 0x00000000 /* GPCM */ 48a47a12beSStefan Roese #define BR_MS_FCM 0x00000020 /* FCM */ 49a47a12beSStefan Roese #ifdef CONFIG_MPC83xx 50a47a12beSStefan Roese #define BR_MS_SDRAM 0x00000060 /* SDRAM */ 51a47a12beSStefan Roese #elif defined(CONFIG_MPC85xx) 52a47a12beSStefan Roese #define BR_MS_SDRAM 0x00000000 /* SDRAM */ 53a47a12beSStefan Roese #endif 54a47a12beSStefan Roese #define BR_MS_UPMA 0x00000080 /* UPMA */ 55a47a12beSStefan Roese #define BR_MS_UPMB 0x000000A0 /* UPMB */ 56a47a12beSStefan Roese #define BR_MS_UPMC 0x000000C0 /* UPMC */ 57a47a12beSStefan Roese #if !defined(CONFIG_MPC834x) 58a47a12beSStefan Roese #define BR_ATOM 0x0000000C 59a47a12beSStefan Roese #define BR_ATOM_SHIFT 2 60a47a12beSStefan Roese #endif 61a47a12beSStefan Roese #define BR_V 0x00000001 62a47a12beSStefan Roese #define BR_V_SHIFT 0 63a47a12beSStefan Roese 64a47a12beSStefan Roese #define UPMA 0 65a47a12beSStefan Roese #define UPMB 1 66a47a12beSStefan Roese #define UPMC 2 67a47a12beSStefan Roese 68a47a12beSStefan Roese #if defined(CONFIG_MPC834x) 69a47a12beSStefan Roese #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V) 70a47a12beSStefan Roese #else 71a47a12beSStefan Roese #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V) 72a47a12beSStefan Roese #endif 73a47a12beSStefan Roese 74a47a12beSStefan Roese /* Convert an address into the right format for the BR registers */ 75a47a12beSStefan Roese #if defined(CONFIG_PHYS_64BIT) && !defined(CONFIG_FSL_ELBC) 76a47a12beSStefan Roese #define BR_PHYS_ADDR(x) ((unsigned long)((x & 0x0ffff8000ULL) | \ 77a47a12beSStefan Roese ((x & 0x300000000ULL) >> 19))) 78a47a12beSStefan Roese #else 79a47a12beSStefan Roese #define BR_PHYS_ADDR(x) (x & 0xffff8000) 80a47a12beSStefan Roese #endif 81a47a12beSStefan Roese 82a47a12beSStefan Roese /* OR - Option Registers 83a47a12beSStefan Roese */ 84a47a12beSStefan Roese #define OR0 0x5004 /* Register offset to immr */ 85a47a12beSStefan Roese #define OR1 0x500C 86a47a12beSStefan Roese #define OR2 0x5014 87a47a12beSStefan Roese #define OR3 0x501C 88a47a12beSStefan Roese #define OR4 0x5024 89a47a12beSStefan Roese #define OR5 0x502C 90a47a12beSStefan Roese #define OR6 0x5034 91a47a12beSStefan Roese #define OR7 0x503C 92a47a12beSStefan Roese 93a47a12beSStefan Roese #define OR_GPCM_AM 0xFFFF8000 94a47a12beSStefan Roese #define OR_GPCM_AM_SHIFT 15 95a47a12beSStefan Roese #define OR_GPCM_XAM 0x00006000 96a47a12beSStefan Roese #define OR_GPCM_XAM_SHIFT 13 97a47a12beSStefan Roese #define OR_GPCM_BCTLD 0x00001000 98a47a12beSStefan Roese #define OR_GPCM_BCTLD_SHIFT 12 99a47a12beSStefan Roese #define OR_GPCM_CSNT 0x00000800 100a47a12beSStefan Roese #define OR_GPCM_CSNT_SHIFT 11 101a47a12beSStefan Roese #define OR_GPCM_ACS 0x00000600 102a47a12beSStefan Roese #define OR_GPCM_ACS_SHIFT 9 103a47a12beSStefan Roese #define OR_GPCM_ACS_DIV2 0x00000600 104a47a12beSStefan Roese #define OR_GPCM_ACS_DIV4 0x00000400 105a47a12beSStefan Roese #define OR_GPCM_XACS 0x00000100 106a47a12beSStefan Roese #define OR_GPCM_XACS_SHIFT 8 107a47a12beSStefan Roese #define OR_GPCM_SCY 0x000000F0 108a47a12beSStefan Roese #define OR_GPCM_SCY_SHIFT 4 109a47a12beSStefan Roese #define OR_GPCM_SCY_1 0x00000010 110a47a12beSStefan Roese #define OR_GPCM_SCY_2 0x00000020 111a47a12beSStefan Roese #define OR_GPCM_SCY_3 0x00000030 112a47a12beSStefan Roese #define OR_GPCM_SCY_4 0x00000040 113a47a12beSStefan Roese #define OR_GPCM_SCY_5 0x00000050 114a47a12beSStefan Roese #define OR_GPCM_SCY_6 0x00000060 115a47a12beSStefan Roese #define OR_GPCM_SCY_7 0x00000070 116a47a12beSStefan Roese #define OR_GPCM_SCY_8 0x00000080 117a47a12beSStefan Roese #define OR_GPCM_SCY_9 0x00000090 118a47a12beSStefan Roese #define OR_GPCM_SCY_10 0x000000a0 119a47a12beSStefan Roese #define OR_GPCM_SCY_11 0x000000b0 120a47a12beSStefan Roese #define OR_GPCM_SCY_12 0x000000c0 121a47a12beSStefan Roese #define OR_GPCM_SCY_13 0x000000d0 122a47a12beSStefan Roese #define OR_GPCM_SCY_14 0x000000e0 123a47a12beSStefan Roese #define OR_GPCM_SCY_15 0x000000f0 124a47a12beSStefan Roese #define OR_GPCM_SETA 0x00000008 125a47a12beSStefan Roese #define OR_GPCM_SETA_SHIFT 3 126a47a12beSStefan Roese #define OR_GPCM_TRLX 0x00000004 127a47a12beSStefan Roese #define OR_GPCM_TRLX_SHIFT 2 128*3f0202edSLan Chunhe #define OR_GPCM_TRLX_CLEAR 0x00000000 129*3f0202edSLan Chunhe #define OR_GPCM_TRLX_SET 0x00000004 130a47a12beSStefan Roese #define OR_GPCM_EHTR 0x00000002 131a47a12beSStefan Roese #define OR_GPCM_EHTR_SHIFT 1 132*3f0202edSLan Chunhe #define OR_GPCM_EHTR_CLEAR 0x00000000 133*3f0202edSLan Chunhe #define OR_GPCM_EHTR_SET 0x00000002 134a47a12beSStefan Roese #define OR_GPCM_EAD 0x00000001 135a47a12beSStefan Roese #define OR_GPCM_EAD_SHIFT 0 136a47a12beSStefan Roese 137a47a12beSStefan Roese /* helpers to convert values into an OR address mask (GPCM mode) */ 138a47a12beSStefan Roese #define P2SZ_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */ 139a47a12beSStefan Roese #define MEG_TO_AM(m) P2SZ_TO_AM((m) << 20) 140a47a12beSStefan Roese 141a47a12beSStefan Roese #define OR_FCM_AM 0xFFFF8000 142a47a12beSStefan Roese #define OR_FCM_AM_SHIFT 15 143a47a12beSStefan Roese #define OR_FCM_XAM 0x00006000 144a47a12beSStefan Roese #define OR_FCM_XAM_SHIFT 13 145a47a12beSStefan Roese #define OR_FCM_BCTLD 0x00001000 146a47a12beSStefan Roese #define OR_FCM_BCTLD_SHIFT 12 147a47a12beSStefan Roese #define OR_FCM_PGS 0x00000400 148a47a12beSStefan Roese #define OR_FCM_PGS_SHIFT 10 149a47a12beSStefan Roese #define OR_FCM_CSCT 0x00000200 150a47a12beSStefan Roese #define OR_FCM_CSCT_SHIFT 9 151a47a12beSStefan Roese #define OR_FCM_CST 0x00000100 152a47a12beSStefan Roese #define OR_FCM_CST_SHIFT 8 153a47a12beSStefan Roese #define OR_FCM_CHT 0x00000080 154a47a12beSStefan Roese #define OR_FCM_CHT_SHIFT 7 155a47a12beSStefan Roese #define OR_FCM_SCY 0x00000070 156a47a12beSStefan Roese #define OR_FCM_SCY_SHIFT 4 157a47a12beSStefan Roese #define OR_FCM_SCY_1 0x00000010 158a47a12beSStefan Roese #define OR_FCM_SCY_2 0x00000020 159a47a12beSStefan Roese #define OR_FCM_SCY_3 0x00000030 160a47a12beSStefan Roese #define OR_FCM_SCY_4 0x00000040 161a47a12beSStefan Roese #define OR_FCM_SCY_5 0x00000050 162a47a12beSStefan Roese #define OR_FCM_SCY_6 0x00000060 163a47a12beSStefan Roese #define OR_FCM_SCY_7 0x00000070 164a47a12beSStefan Roese #define OR_FCM_RST 0x00000008 165a47a12beSStefan Roese #define OR_FCM_RST_SHIFT 3 166a47a12beSStefan Roese #define OR_FCM_TRLX 0x00000004 167a47a12beSStefan Roese #define OR_FCM_TRLX_SHIFT 2 168a47a12beSStefan Roese #define OR_FCM_EHTR 0x00000002 169a47a12beSStefan Roese #define OR_FCM_EHTR_SHIFT 1 170a47a12beSStefan Roese 171a47a12beSStefan Roese #define OR_UPM_AM 0xFFFF8000 172a47a12beSStefan Roese #define OR_UPM_AM_SHIFT 15 173a47a12beSStefan Roese #define OR_UPM_XAM 0x00006000 174a47a12beSStefan Roese #define OR_UPM_XAM_SHIFT 13 175a47a12beSStefan Roese #define OR_UPM_BCTLD 0x00001000 176a47a12beSStefan Roese #define OR_UPM_BCTLD_SHIFT 12 177a47a12beSStefan Roese #define OR_UPM_BI 0x00000100 178a47a12beSStefan Roese #define OR_UPM_BI_SHIFT 8 179a47a12beSStefan Roese #define OR_UPM_TRLX 0x00000004 180a47a12beSStefan Roese #define OR_UPM_TRLX_SHIFT 2 181a47a12beSStefan Roese #define OR_UPM_EHTR 0x00000002 182a47a12beSStefan Roese #define OR_UPM_EHTR_SHIFT 1 183a47a12beSStefan Roese #define OR_UPM_EAD 0x00000001 184a47a12beSStefan Roese #define OR_UPM_EAD_SHIFT 0 185a47a12beSStefan Roese 186a47a12beSStefan Roese #define OR_SDRAM_AM 0xFFFF8000 187a47a12beSStefan Roese #define OR_SDRAM_AM_SHIFT 15 188a47a12beSStefan Roese #define OR_SDRAM_XAM 0x00006000 189a47a12beSStefan Roese #define OR_SDRAM_XAM_SHIFT 13 190a47a12beSStefan Roese #define OR_SDRAM_COLS 0x00001C00 191a47a12beSStefan Roese #define OR_SDRAM_COLS_SHIFT 10 192a47a12beSStefan Roese #define OR_SDRAM_ROWS 0x000001C0 193a47a12beSStefan Roese #define OR_SDRAM_ROWS_SHIFT 6 194a47a12beSStefan Roese #define OR_SDRAM_PMSEL 0x00000020 195a47a12beSStefan Roese #define OR_SDRAM_PMSEL_SHIFT 5 196a47a12beSStefan Roese #define OR_SDRAM_EAD 0x00000001 197a47a12beSStefan Roese #define OR_SDRAM_EAD_SHIFT 0 198a47a12beSStefan Roese 199a47a12beSStefan Roese #define OR_AM_32KB 0xFFFF8000 200a47a12beSStefan Roese #define OR_AM_64KB 0xFFFF0000 201a47a12beSStefan Roese #define OR_AM_128KB 0xFFFE0000 202a47a12beSStefan Roese #define OR_AM_256KB 0xFFFC0000 203a47a12beSStefan Roese #define OR_AM_512KB 0xFFF80000 204a47a12beSStefan Roese #define OR_AM_1MB 0xFFF00000 205a47a12beSStefan Roese #define OR_AM_2MB 0xFFE00000 206a47a12beSStefan Roese #define OR_AM_4MB 0xFFC00000 207a47a12beSStefan Roese #define OR_AM_8MB 0xFF800000 208a47a12beSStefan Roese #define OR_AM_16MB 0xFF000000 209a47a12beSStefan Roese #define OR_AM_32MB 0xFE000000 210a47a12beSStefan Roese #define OR_AM_64MB 0xFC000000 211a47a12beSStefan Roese #define OR_AM_128MB 0xF8000000 212a47a12beSStefan Roese #define OR_AM_256MB 0xF0000000 213a47a12beSStefan Roese #define OR_AM_512MB 0xE0000000 214a47a12beSStefan Roese #define OR_AM_1GB 0xC0000000 215a47a12beSStefan Roese #define OR_AM_2GB 0x80000000 216a47a12beSStefan Roese #define OR_AM_4GB 0x00000000 217a47a12beSStefan Roese 218a47a12beSStefan Roese /* MxMR - UPM Machine A/B/C Mode Registers 219a47a12beSStefan Roese */ 220a47a12beSStefan Roese #define MxMR_MAD_MSK 0x0000003f /* Machine Address Mask */ 221a47a12beSStefan Roese #define MxMR_TLFx_MSK 0x000003c0 /* Refresh Loop Field Mask */ 222a47a12beSStefan Roese #define MxMR_WLFx_MSK 0x00003c00 /* Write Loop Field Mask */ 223a47a12beSStefan Roese #define MxMR_WLFx_1X 0x00000400 /* executed 1 time */ 224a47a12beSStefan Roese #define MxMR_WLFx_2X 0x00000800 /* executed 2 times */ 225a47a12beSStefan Roese #define MxMR_WLFx_3X 0x00000c00 /* executed 3 times */ 226a47a12beSStefan Roese #define MxMR_WLFx_4X 0x00001000 /* executed 4 times */ 227a47a12beSStefan Roese #define MxMR_WLFx_5X 0x00001400 /* executed 5 times */ 228a47a12beSStefan Roese #define MxMR_WLFx_6X 0x00001800 /* executed 6 times */ 229a47a12beSStefan Roese #define MxMR_WLFx_7X 0x00001c00 /* executed 7 times */ 230a47a12beSStefan Roese #define MxMR_WLFx_8X 0x00002000 /* executed 8 times */ 231a47a12beSStefan Roese #define MxMR_WLFx_9X 0x00002400 /* executed 9 times */ 232a47a12beSStefan Roese #define MxMR_WLFx_10X 0x00002800 /* executed 10 times */ 233a47a12beSStefan Roese #define MxMR_WLFx_11X 0x00002c00 /* executed 11 times */ 234a47a12beSStefan Roese #define MxMR_WLFx_12X 0x00003000 /* executed 12 times */ 235a47a12beSStefan Roese #define MxMR_WLFx_13X 0x00003400 /* executed 13 times */ 236a47a12beSStefan Roese #define MxMR_WLFx_14X 0x00003800 /* executed 14 times */ 237a47a12beSStefan Roese #define MxMR_WLFx_15X 0x00003c00 /* executed 15 times */ 238a47a12beSStefan Roese #define MxMR_WLFx_16X 0x00000000 /* executed 16 times */ 239a47a12beSStefan Roese #define MxMR_RLFx_MSK 0x0003c000 /* Read Loop Field Mask */ 240a47a12beSStefan Roese #define MxMR_GPL_x4DIS 0x00040000 /* GPL_A4 Ouput Line Disable */ 241a47a12beSStefan Roese #define MxMR_G0CLx_MSK 0x00380000 /* General Line 0 Control Mask */ 242a47a12beSStefan Roese #define MxMR_DSx_1_CYCL 0x00000000 /* 1 cycle Disable Period */ 243a47a12beSStefan Roese #define MxMR_DSx_2_CYCL 0x00400000 /* 2 cycle Disable Period */ 244a47a12beSStefan Roese #define MxMR_DSx_3_CYCL 0x00800000 /* 3 cycle Disable Period */ 245a47a12beSStefan Roese #define MxMR_DSx_4_CYCL 0x00c00000 /* 4 cycle Disable Period */ 246a47a12beSStefan Roese #define MxMR_DSx_MSK 0x00c00000 /* Disable Timer Period Mask */ 247a47a12beSStefan Roese #define MxMR_AMx_MSK 0x07000000 /* Addess Multiplex Size Mask */ 248a47a12beSStefan Roese #define MxMR_OP_NORM 0x00000000 /* Normal Operation */ 249a47a12beSStefan Roese #define MxMR_OP_WARR 0x10000000 /* Write to Array */ 250a47a12beSStefan Roese #define MxMR_OP_RARR 0x20000000 /* Read from Array */ 251a47a12beSStefan Roese #define MxMR_OP_RUNP 0x30000000 /* Run Pattern */ 252a47a12beSStefan Roese #define MxMR_OP_MSK 0x30000000 /* Command Opcode Mask */ 253a47a12beSStefan Roese #define MxMR_RFEN 0x40000000 /* Refresh Enable */ 254a47a12beSStefan Roese #define MxMR_BSEL 0x80000000 /* Bus Select */ 255a47a12beSStefan Roese 256a47a12beSStefan Roese #define LBLAWAR_EN 0x80000000 257a47a12beSStefan Roese #define LBLAWAR_4KB 0x0000000B 258a47a12beSStefan Roese #define LBLAWAR_8KB 0x0000000C 259a47a12beSStefan Roese #define LBLAWAR_16KB 0x0000000D 260a47a12beSStefan Roese #define LBLAWAR_32KB 0x0000000E 261a47a12beSStefan Roese #define LBLAWAR_64KB 0x0000000F 262a47a12beSStefan Roese #define LBLAWAR_128KB 0x00000010 263a47a12beSStefan Roese #define LBLAWAR_256KB 0x00000011 264a47a12beSStefan Roese #define LBLAWAR_512KB 0x00000012 265a47a12beSStefan Roese #define LBLAWAR_1MB 0x00000013 266a47a12beSStefan Roese #define LBLAWAR_2MB 0x00000014 267a47a12beSStefan Roese #define LBLAWAR_4MB 0x00000015 268a47a12beSStefan Roese #define LBLAWAR_8MB 0x00000016 269a47a12beSStefan Roese #define LBLAWAR_16MB 0x00000017 270a47a12beSStefan Roese #define LBLAWAR_32MB 0x00000018 271a47a12beSStefan Roese #define LBLAWAR_64MB 0x00000019 272a47a12beSStefan Roese #define LBLAWAR_128MB 0x0000001A 273a47a12beSStefan Roese #define LBLAWAR_256MB 0x0000001B 274a47a12beSStefan Roese #define LBLAWAR_512MB 0x0000001C 275a47a12beSStefan Roese #define LBLAWAR_1GB 0x0000001D 276a47a12beSStefan Roese #define LBLAWAR_2GB 0x0000001E 277a47a12beSStefan Roese 278a47a12beSStefan Roese /* LBCR - Local Bus Configuration Register 279a47a12beSStefan Roese */ 280a47a12beSStefan Roese #define LBCR_LDIS 0x80000000 281a47a12beSStefan Roese #define LBCR_LDIS_SHIFT 31 282a47a12beSStefan Roese #define LBCR_BCTLC 0x00C00000 283a47a12beSStefan Roese #define LBCR_BCTLC_SHIFT 22 284a47a12beSStefan Roese #define LBCR_LPBSE 0x00020000 285a47a12beSStefan Roese #define LBCR_LPBSE_SHIFT 17 286a47a12beSStefan Roese #define LBCR_EPAR 0x00010000 287a47a12beSStefan Roese #define LBCR_EPAR_SHIFT 16 288a47a12beSStefan Roese #define LBCR_BMT 0x0000FF00 289a47a12beSStefan Roese #define LBCR_BMT_SHIFT 8 290a47a12beSStefan Roese 291a47a12beSStefan Roese /* LCRR - Clock Ratio Register 292a47a12beSStefan Roese */ 293a47a12beSStefan Roese #define LCRR_DBYP 0x80000000 294a47a12beSStefan Roese #define LCRR_DBYP_SHIFT 31 295a47a12beSStefan Roese #define LCRR_BUFCMDC 0x30000000 296a47a12beSStefan Roese #define LCRR_BUFCMDC_SHIFT 28 297a47a12beSStefan Roese #define LCRR_BUFCMDC_1 0x10000000 298a47a12beSStefan Roese #define LCRR_BUFCMDC_2 0x20000000 299a47a12beSStefan Roese #define LCRR_BUFCMDC_3 0x30000000 300a47a12beSStefan Roese #define LCRR_BUFCMDC_4 0x00000000 301a47a12beSStefan Roese #define LCRR_ECL 0x03000000 302a47a12beSStefan Roese #define LCRR_ECL_SHIFT 24 303a47a12beSStefan Roese #define LCRR_ECL_4 0x00000000 304a47a12beSStefan Roese #define LCRR_ECL_5 0x01000000 305a47a12beSStefan Roese #define LCRR_ECL_6 0x02000000 306a47a12beSStefan Roese #define LCRR_ECL_7 0x03000000 307a47a12beSStefan Roese #define LCRR_EADC 0x00030000 308a47a12beSStefan Roese #define LCRR_EADC_SHIFT 16 309a47a12beSStefan Roese #define LCRR_EADC_1 0x00010000 310a47a12beSStefan Roese #define LCRR_EADC_2 0x00020000 311a47a12beSStefan Roese #define LCRR_EADC_3 0x00030000 312a47a12beSStefan Roese #define LCRR_EADC_4 0x00000000 313a47a12beSStefan Roese /* CLKDIV is five bits only on 8536, 8572, and 8610, so far, but the fifth bit 314a47a12beSStefan Roese * should always be zero on older parts that have a four bit CLKDIV. 315a47a12beSStefan Roese */ 316a47a12beSStefan Roese #define LCRR_CLKDIV 0x0000001F 317a47a12beSStefan Roese #define LCRR_CLKDIV_SHIFT 0 318a47a12beSStefan Roese #if defined(CONFIG_MPC83xx) || defined (CONFIG_MPC8540) || \ 319a47a12beSStefan Roese defined(CONFIG_MPC8541) || defined (CONFIG_MPC8555) || \ 320a47a12beSStefan Roese defined(CONFIG_MPC8560) 321a47a12beSStefan Roese #define LCRR_CLKDIV_2 0x00000002 322a47a12beSStefan Roese #define LCRR_CLKDIV_4 0x00000004 323a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000008 324a47a12beSStefan Roese #elif defined(CONFIG_FSL_CORENET) 325a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000002 326a47a12beSStefan Roese #define LCRR_CLKDIV_16 0x00000004 327a47a12beSStefan Roese #define LCRR_CLKDIV_32 0x00000008 328a47a12beSStefan Roese #else 329a47a12beSStefan Roese #define LCRR_CLKDIV_4 0x00000002 330a47a12beSStefan Roese #define LCRR_CLKDIV_8 0x00000004 331a47a12beSStefan Roese #define LCRR_CLKDIV_16 0x00000008 332a47a12beSStefan Roese #endif 333a47a12beSStefan Roese 334a47a12beSStefan Roese /* LTEDR - Transfer Error Check Disable Register 335a47a12beSStefan Roese */ 336a47a12beSStefan Roese #define LTEDR_BMD 0x80000000 /* Bus monitor disable */ 337a47a12beSStefan Roese #define LTEDR_PARD 0x20000000 /* Parity error checking disabled */ 338a47a12beSStefan Roese #define LTEDR_WPD 0x04000000 /* Write protect error checking diable */ 339a47a12beSStefan Roese #define LTEDR_WARA 0x00800000 /* Write-after-read-atomic error checking diable */ 340a47a12beSStefan Roese #define LTEDR_RAWA 0x00400000 /* Read-after-write-atomic error checking disable */ 341a47a12beSStefan Roese #define LTEDR_CSD 0x00080000 /* Chip select error checking disable */ 342a47a12beSStefan Roese 343a47a12beSStefan Roese /* FMR - Flash Mode Register 344a47a12beSStefan Roese */ 345a47a12beSStefan Roese #define FMR_CWTO 0x0000F000 346a47a12beSStefan Roese #define FMR_CWTO_SHIFT 12 347a47a12beSStefan Roese #define FMR_BOOT 0x00000800 348a47a12beSStefan Roese #define FMR_ECCM 0x00000100 349a47a12beSStefan Roese #define FMR_AL 0x00000030 350a47a12beSStefan Roese #define FMR_AL_SHIFT 4 351a47a12beSStefan Roese #define FMR_OP 0x00000003 352a47a12beSStefan Roese #define FMR_OP_SHIFT 0 353a47a12beSStefan Roese 354a47a12beSStefan Roese /* FIR - Flash Instruction Register 355a47a12beSStefan Roese */ 356a47a12beSStefan Roese #define FIR_OP0 0xF0000000 357a47a12beSStefan Roese #define FIR_OP0_SHIFT 28 358a47a12beSStefan Roese #define FIR_OP1 0x0F000000 359a47a12beSStefan Roese #define FIR_OP1_SHIFT 24 360a47a12beSStefan Roese #define FIR_OP2 0x00F00000 361a47a12beSStefan Roese #define FIR_OP2_SHIFT 20 362a47a12beSStefan Roese #define FIR_OP3 0x000F0000 363a47a12beSStefan Roese #define FIR_OP3_SHIFT 16 364a47a12beSStefan Roese #define FIR_OP4 0x0000F000 365a47a12beSStefan Roese #define FIR_OP4_SHIFT 12 366a47a12beSStefan Roese #define FIR_OP5 0x00000F00 367a47a12beSStefan Roese #define FIR_OP5_SHIFT 8 368a47a12beSStefan Roese #define FIR_OP6 0x000000F0 369a47a12beSStefan Roese #define FIR_OP6_SHIFT 4 370a47a12beSStefan Roese #define FIR_OP7 0x0000000F 371a47a12beSStefan Roese #define FIR_OP7_SHIFT 0 372a47a12beSStefan Roese #define FIR_OP_NOP 0x0 /* No operation and end of sequence */ 373a47a12beSStefan Roese #define FIR_OP_CA 0x1 /* Issue current column address */ 374a47a12beSStefan Roese #define FIR_OP_PA 0x2 /* Issue current block+page address */ 375a47a12beSStefan Roese #define FIR_OP_UA 0x3 /* Issue user defined address */ 376a47a12beSStefan Roese #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */ 377a47a12beSStefan Roese #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */ 378a47a12beSStefan Roese #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */ 379a47a12beSStefan Roese #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */ 380a47a12beSStefan Roese #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */ 381a47a12beSStefan Roese #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */ 382a47a12beSStefan Roese #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */ 383a47a12beSStefan Roese #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */ 384a47a12beSStefan Roese #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */ 385a47a12beSStefan Roese #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */ 386a47a12beSStefan Roese #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */ 387a47a12beSStefan Roese #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */ 388a47a12beSStefan Roese 389a47a12beSStefan Roese /* FCR - Flash Command Register 390a47a12beSStefan Roese */ 391a47a12beSStefan Roese #define FCR_CMD0 0xFF000000 392a47a12beSStefan Roese #define FCR_CMD0_SHIFT 24 393a47a12beSStefan Roese #define FCR_CMD1 0x00FF0000 394a47a12beSStefan Roese #define FCR_CMD1_SHIFT 16 395a47a12beSStefan Roese #define FCR_CMD2 0x0000FF00 396a47a12beSStefan Roese #define FCR_CMD2_SHIFT 8 397a47a12beSStefan Roese #define FCR_CMD3 0x000000FF 398a47a12beSStefan Roese #define FCR_CMD3_SHIFT 0 399a47a12beSStefan Roese /* FBAR - Flash Block Address Register 400a47a12beSStefan Roese */ 401a47a12beSStefan Roese #define FBAR_BLK 0x00FFFFFF 402a47a12beSStefan Roese 403a47a12beSStefan Roese /* FPAR - Flash Page Address Register 404a47a12beSStefan Roese */ 405a47a12beSStefan Roese #define FPAR_SP_PI 0x00007C00 406a47a12beSStefan Roese #define FPAR_SP_PI_SHIFT 10 407a47a12beSStefan Roese #define FPAR_SP_MS 0x00000200 408a47a12beSStefan Roese #define FPAR_SP_CI 0x000001FF 409a47a12beSStefan Roese #define FPAR_SP_CI_SHIFT 0 410a47a12beSStefan Roese #define FPAR_LP_PI 0x0003F000 411a47a12beSStefan Roese #define FPAR_LP_PI_SHIFT 12 412a47a12beSStefan Roese #define FPAR_LP_MS 0x00000800 413a47a12beSStefan Roese #define FPAR_LP_CI 0x000007FF 414a47a12beSStefan Roese #define FPAR_LP_CI_SHIFT 0 415a47a12beSStefan Roese 416a47a12beSStefan Roese /* LSDMR - SDRAM Machine Mode Register 417a47a12beSStefan Roese */ 418a47a12beSStefan Roese #define LSDMR_RFEN (1 << (31 - 1)) 419a47a12beSStefan Roese #define LSDMR_BSMA1516 (3 << (31 - 10)) 420a47a12beSStefan Roese #define LSDMR_BSMA1617 (4 << (31 - 10)) 421a47a12beSStefan Roese #define LSDMR_RFCR5 (3 << (31 - 16)) 422a47a12beSStefan Roese #define LSDMR_RFCR16 (7 << (31 - 16)) 423a47a12beSStefan Roese #define LSDMR_PRETOACT3 (3 << (31 - 19)) 424a47a12beSStefan Roese #define LSDMR_PRETOACT7 (7 << (31 - 19)) 425a47a12beSStefan Roese #define LSDMR_ACTTORW3 (3 << (31 - 22)) 426a47a12beSStefan Roese #define LSDMR_ACTTORW7 (7 << (31 - 22)) 427a47a12beSStefan Roese #define LSDMR_ACTTORW6 (6 << (31 - 22)) 428a47a12beSStefan Roese #define LSDMR_BL8 (1 << (31 - 23)) 429a47a12beSStefan Roese #define LSDMR_WRC2 (2 << (31 - 27)) 430a47a12beSStefan Roese #define LSDMR_WRC4 (0 << (31 - 27)) 431a47a12beSStefan Roese #define LSDMR_BUFCMD (1 << (31 - 29)) 432a47a12beSStefan Roese #define LSDMR_CL3 (3 << (31 - 31)) 433a47a12beSStefan Roese 434a47a12beSStefan Roese #define LSDMR_OP_NORMAL (0 << (31 - 4)) 435a47a12beSStefan Roese #define LSDMR_OP_ARFRSH (1 << (31 - 4)) 436a47a12beSStefan Roese #define LSDMR_OP_SRFRSH (2 << (31 - 4)) 437a47a12beSStefan Roese #define LSDMR_OP_MRW (3 << (31 - 4)) 438a47a12beSStefan Roese #define LSDMR_OP_PRECH (4 << (31 - 4)) 439a47a12beSStefan Roese #define LSDMR_OP_PCHALL (5 << (31 - 4)) 440a47a12beSStefan Roese #define LSDMR_OP_ACTBNK (6 << (31 - 4)) 441a47a12beSStefan Roese #define LSDMR_OP_RWINV (7 << (31 - 4)) 442a47a12beSStefan Roese 443a47a12beSStefan Roese /* LTESR - Transfer Error Status Register 444a47a12beSStefan Roese */ 445a47a12beSStefan Roese #define LTESR_BM 0x80000000 446a47a12beSStefan Roese #define LTESR_FCT 0x40000000 447a47a12beSStefan Roese #define LTESR_PAR 0x20000000 448a47a12beSStefan Roese #define LTESR_WP 0x04000000 449a47a12beSStefan Roese #define LTESR_ATMW 0x00800000 450a47a12beSStefan Roese #define LTESR_ATMR 0x00400000 451a47a12beSStefan Roese #define LTESR_CS 0x00080000 452a47a12beSStefan Roese #define LTESR_CC 0x00000001 453a47a12beSStefan Roese 454a47a12beSStefan Roese #ifndef __ASSEMBLY__ 455a47a12beSStefan Roese /* 456a47a12beSStefan Roese * Local Bus Controller Registers. 457a47a12beSStefan Roese */ 458a47a12beSStefan Roese typedef struct lbus_bank { 459a47a12beSStefan Roese u32 br; /* Base Register */ 460a47a12beSStefan Roese u32 or; /* Option Register */ 461a47a12beSStefan Roese } lbus_bank_t; 462a47a12beSStefan Roese 463a47a12beSStefan Roese typedef struct fsl_lbus { 464a47a12beSStefan Roese lbus_bank_t bank[8]; 465a47a12beSStefan Roese u8 res0[0x28]; 466a47a12beSStefan Roese u32 mar; /* UPM Address Register */ 467a47a12beSStefan Roese u8 res1[0x4]; 468a47a12beSStefan Roese u32 mamr; /* UPMA Mode Register */ 469a47a12beSStefan Roese u32 mbmr; /* UPMB Mode Register */ 470a47a12beSStefan Roese u32 mcmr; /* UPMC Mode Register */ 471a47a12beSStefan Roese u8 res2[0x8]; 472a47a12beSStefan Roese u32 mrtpr; /* Memory Refresh Timer Prescaler Register */ 473a47a12beSStefan Roese u32 mdr; /* UPM Data Register */ 474a47a12beSStefan Roese u8 res3[0x4]; 475a47a12beSStefan Roese u32 lsor; /* Special Operation Initiation Register */ 476a47a12beSStefan Roese u32 lsdmr; /* SDRAM Mode Register */ 477a47a12beSStefan Roese u8 res4[0x8]; 478a47a12beSStefan Roese u32 lurt; /* UPM Refresh Timer */ 479a47a12beSStefan Roese u32 lsrt; /* SDRAM Refresh Timer */ 480a47a12beSStefan Roese u8 res5[0x8]; 481a47a12beSStefan Roese u32 ltesr; /* Transfer Error Status Register */ 482a47a12beSStefan Roese u32 ltedr; /* Transfer Error Disable Register */ 483a47a12beSStefan Roese u32 lteir; /* Transfer Error Interrupt Register */ 484a47a12beSStefan Roese u32 lteatr; /* Transfer Error Attributes Register */ 485a47a12beSStefan Roese u32 ltear; /* Transfer Error Address Register */ 486a47a12beSStefan Roese u8 res6[0xC]; 487a47a12beSStefan Roese u32 lbcr; /* Configuration Register */ 488a47a12beSStefan Roese u32 lcrr; /* Clock Ratio Register */ 489a47a12beSStefan Roese u8 res7[0x8]; 490a47a12beSStefan Roese u32 fmr; /* Flash Mode Register */ 491a47a12beSStefan Roese u32 fir; /* Flash Instruction Register */ 492a47a12beSStefan Roese u32 fcr; /* Flash Command Register */ 493a47a12beSStefan Roese u32 fbar; /* Flash Block Addr Register */ 494a47a12beSStefan Roese u32 fpar; /* Flash Page Addr Register */ 495a47a12beSStefan Roese u32 fbcr; /* Flash Byte Count Register */ 496a47a12beSStefan Roese u8 res8[0xF08]; 497a47a12beSStefan Roese } fsl_lbus_t; 498a47a12beSStefan Roese #endif /* __ASSEMBLY__ */ 499a47a12beSStefan Roese 500a47a12beSStefan Roese #endif /* __ASM_PPC_FSL_LBC_H */ 501