1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * Freescale DMA Controller 3*a47a12beSStefan Roese * 4*a47a12beSStefan Roese * Copyright 2006 Freescale Semiconductor, Inc. 5*a47a12beSStefan Roese * 6*a47a12beSStefan Roese * This software may be used and distributed according to the 7*a47a12beSStefan Roese * terms of the GNU Public License, Version 2, incorporated 8*a47a12beSStefan Roese * herein by reference. 9*a47a12beSStefan Roese * 10*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 11*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License 12*a47a12beSStefan Roese * Version 2 as published by the Free Software Foundation. 13*a47a12beSStefan Roese * 14*a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 15*a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*a47a12beSStefan Roese * GNU General Public License for more details. 18*a47a12beSStefan Roese * 19*a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 20*a47a12beSStefan Roese * along with this program; if not, write to the Free Software 21*a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22*a47a12beSStefan Roese * MA 02111-1307 USA 23*a47a12beSStefan Roese */ 24*a47a12beSStefan Roese 25*a47a12beSStefan Roese #ifndef _ASM_FSL_DMA_H_ 26*a47a12beSStefan Roese #define _ASM_FSL_DMA_H_ 27*a47a12beSStefan Roese 28*a47a12beSStefan Roese #include <asm/types.h> 29*a47a12beSStefan Roese 30*a47a12beSStefan Roese #ifdef CONFIG_MPC83xx 31*a47a12beSStefan Roese typedef struct fsl_dma { 32*a47a12beSStefan Roese uint mr; /* DMA mode register */ 33*a47a12beSStefan Roese #define FSL_DMA_MR_CS 0x00000001 /* Channel start */ 34*a47a12beSStefan Roese #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */ 35*a47a12beSStefan Roese #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */ 36*a47a12beSStefan Roese #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */ 37*a47a12beSStefan Roese #define FSL_DMA_MR_EOTIE 0x00000080 /* End-of-transfer interrupt en */ 38*a47a12beSStefan Roese #define FSL_DMA_MR_PRC_MASK 0x00000c00 /* PCI read command */ 39*a47a12beSStefan Roese #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */ 40*a47a12beSStefan Roese #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */ 41*a47a12beSStefan Roese #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */ 42*a47a12beSStefan Roese #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */ 43*a47a12beSStefan Roese #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */ 44*a47a12beSStefan Roese #define FSL_DMA_MR_IRQS 0x00080000 /* Interrupt steer */ 45*a47a12beSStefan Roese #define FSL_DMA_MR_DMSEN 0x00100000 /* Direct mode snooping en */ 46*a47a12beSStefan Roese #define FSL_DMA_MR_BWC_MASK 0x00e00000 /* Bandwidth/pause ctl */ 47*a47a12beSStefan Roese #define FSL_DMA_MR_DRCNT 0x0f000000 /* DMA request count */ 48*a47a12beSStefan Roese uint sr; /* DMA status register */ 49*a47a12beSStefan Roese #define FSL_DMA_SR_EOCDI 0x00000001 /* End-of-chain/direct interrupt */ 50*a47a12beSStefan Roese #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */ 51*a47a12beSStefan Roese #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */ 52*a47a12beSStefan Roese #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */ 53*a47a12beSStefan Roese uint cdar; /* DMA current descriptor address register */ 54*a47a12beSStefan Roese char res0[4]; 55*a47a12beSStefan Roese uint sar; /* DMA source address register */ 56*a47a12beSStefan Roese char res1[4]; 57*a47a12beSStefan Roese uint dar; /* DMA destination address register */ 58*a47a12beSStefan Roese char res2[4]; 59*a47a12beSStefan Roese uint bcr; /* DMA byte count register */ 60*a47a12beSStefan Roese uint ndar; /* DMA next descriptor address register */ 61*a47a12beSStefan Roese uint gsr; /* DMA general status register (DMA3 ONLY!) */ 62*a47a12beSStefan Roese char res3[84]; 63*a47a12beSStefan Roese } fsl_dma_t; 64*a47a12beSStefan Roese #else 65*a47a12beSStefan Roese typedef struct fsl_dma { 66*a47a12beSStefan Roese uint mr; /* DMA mode register */ 67*a47a12beSStefan Roese #define FSL_DMA_MR_CS 0x00000001 /* Channel start */ 68*a47a12beSStefan Roese #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */ 69*a47a12beSStefan Roese #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */ 70*a47a12beSStefan Roese #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */ 71*a47a12beSStefan Roese #define FSL_DMA_MR_CA 0x00000008 /* Channel abort */ 72*a47a12beSStefan Roese #define FSL_DMA_MR_CDSM 0x00000010 73*a47a12beSStefan Roese #define FSL_DMA_MR_XFE 0x00000020 /* Extended features en */ 74*a47a12beSStefan Roese #define FSL_DMA_MR_EIE 0x00000040 /* Error interrupt en */ 75*a47a12beSStefan Roese #define FSL_DMA_MR_EOLSIE 0x00000080 /* End-of-lists interrupt en */ 76*a47a12beSStefan Roese #define FSL_DMA_MR_EOLNIE 0x00000100 /* End-of-links interrupt en */ 77*a47a12beSStefan Roese #define FSL_DMA_MR_EOSIE 0x00000200 /* End-of-seg interrupt en */ 78*a47a12beSStefan Roese #define FSL_DMA_MR_SRW 0x00000400 /* Single register write */ 79*a47a12beSStefan Roese #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */ 80*a47a12beSStefan Roese #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */ 81*a47a12beSStefan Roese #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */ 82*a47a12beSStefan Roese #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */ 83*a47a12beSStefan Roese #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */ 84*a47a12beSStefan Roese #define FSL_DMA_MR_EMP_EN 0x00200000 /* Ext master pause en */ 85*a47a12beSStefan Roese #define FSL_DMA_MR_BWC_MASK 0x0f000000 /* Bandwidth/pause ctl */ 86*a47a12beSStefan Roese #define FSL_DMA_MR_BWC_DIS 0x0f000000 /* Bandwidth/pause ctl disable */ 87*a47a12beSStefan Roese uint sr; /* DMA status register */ 88*a47a12beSStefan Roese #define FSL_DMA_SR_EOLSI 0x00000001 /* End-of-list interrupt */ 89*a47a12beSStefan Roese #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */ 90*a47a12beSStefan Roese #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */ 91*a47a12beSStefan Roese #define FSL_DMA_SR_EOLNI 0x00000008 /* End-of-links interrupt */ 92*a47a12beSStefan Roese #define FSL_DMA_SR_PE 0x00000010 /* Programming error */ 93*a47a12beSStefan Roese #define FSL_DMA_SR_CH 0x00000020 /* Channel halted */ 94*a47a12beSStefan Roese #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */ 95*a47a12beSStefan Roese char res0[4]; 96*a47a12beSStefan Roese uint clndar; /* DMA current link descriptor address register */ 97*a47a12beSStefan Roese uint satr; /* DMA source attributes register */ 98*a47a12beSStefan Roese #define FSL_DMA_SATR_ESAD_MASK 0x000001ff /* Extended source addr */ 99*a47a12beSStefan Roese #define FSL_DMA_SATR_SREAD_NO_SNOOP 0x00040000 /* Read, don't snoop */ 100*a47a12beSStefan Roese #define FSL_DMA_SATR_SREAD_SNOOP 0x00050000 /* Read, snoop */ 101*a47a12beSStefan Roese #define FSL_DMA_SATR_SREAD_UNLOCK 0x00070000 /* Read, unlock l2 */ 102*a47a12beSStefan Roese #define FSL_DMA_SATR_STRAN_MASK 0x00f00000 /* Source interface */ 103*a47a12beSStefan Roese #define FSL_DMA_SATR_SSME 0x01000000 /* Source stride en */ 104*a47a12beSStefan Roese #define FSL_DMA_SATR_SPCIORDER 0x02000000 /* PCI transaction order */ 105*a47a12beSStefan Roese #define FSL_DMA_SATR_STFLOWLVL_MASK 0x0c000000 /* RIO flow level */ 106*a47a12beSStefan Roese #define FSL_DMA_SATR_SBPATRMU 0x20000000 /* Bypass ATMU */ 107*a47a12beSStefan Roese uint sar; /* DMA source address register */ 108*a47a12beSStefan Roese uint datr; /* DMA destination attributes register */ 109*a47a12beSStefan Roese #define FSL_DMA_DATR_EDAD_MASK 0x000001ff /* Extended dest addr */ 110*a47a12beSStefan Roese #define FSL_DMA_DATR_DWRITE_NO_SNOOP 0x00040000 /* Write, don't snoop */ 111*a47a12beSStefan Roese #define FSL_DMA_DATR_DWRITE_SNOOP 0x00050000 /* Write, snoop */ 112*a47a12beSStefan Roese #define FSL_DMA_DATR_DWRITE_ALLOC 0x00060000 /* Write, alloc l2 */ 113*a47a12beSStefan Roese #define FSL_DMA_DATR_DWRITE_LOCK 0x00070000 /* Write, lock l2 */ 114*a47a12beSStefan Roese #define FSL_DMA_DATR_DTRAN_MASK 0x00f00000 /* Dest interface */ 115*a47a12beSStefan Roese #define FSL_DMA_DATR_DSME 0x01000000 /* Dest stride en */ 116*a47a12beSStefan Roese #define FSL_DMA_DATR_DPCIORDER 0x02000000 /* PCI transaction order */ 117*a47a12beSStefan Roese #define FSL_DMA_DATR_DTFLOWLVL_MASK 0x0c000000 /* RIO flow level */ 118*a47a12beSStefan Roese #define FSL_DMA_DATR_DBPATRMU 0x20000000 /* Bypass ATMU */ 119*a47a12beSStefan Roese uint dar; /* DMA destination address register */ 120*a47a12beSStefan Roese uint bcr; /* DMA byte count register */ 121*a47a12beSStefan Roese char res1[4]; 122*a47a12beSStefan Roese uint nlndar; /* DMA next link descriptor address register */ 123*a47a12beSStefan Roese char res2[8]; 124*a47a12beSStefan Roese uint clabdar; /* DMA current List - alternate base descriptor address Register */ 125*a47a12beSStefan Roese char res3[4]; 126*a47a12beSStefan Roese uint nlsdar; /* DMA next list descriptor address register */ 127*a47a12beSStefan Roese uint ssr; /* DMA source stride register */ 128*a47a12beSStefan Roese uint dsr; /* DMA destination stride register */ 129*a47a12beSStefan Roese char res4[56]; 130*a47a12beSStefan Roese } fsl_dma_t; 131*a47a12beSStefan Roese #endif /* !CONFIG_MPC83xx */ 132*a47a12beSStefan Roese 133*a47a12beSStefan Roese #ifdef CONFIG_FSL_DMA 134*a47a12beSStefan Roese void dma_init(void); 135*a47a12beSStefan Roese int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t n); 136*a47a12beSStefan Roese #if (defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)) 137*a47a12beSStefan Roese void dma_meminit(uint val, uint size); 138*a47a12beSStefan Roese #endif 139*a47a12beSStefan Roese #endif 140*a47a12beSStefan Roese 141*a47a12beSStefan Roese #endif /* _ASM_DMA_H_ */ 142