xref: /rk3399_rockchip-uboot/arch/powerpc/include/asm/cpm_85xx.h (revision 6b29a395b62965eef6b5065d3a526a8588a92038)
1a47a12beSStefan Roese /*
2a47a12beSStefan Roese  * MPC85xx Communication Processor Module
3a47a12beSStefan Roese  * Copyright (c) 2003,Motorola Inc.
4a47a12beSStefan Roese  * Xianghua Xiao (X.Xiao@motorola.com)
5a47a12beSStefan Roese  *
6a47a12beSStefan Roese  * MPC8260 Communication Processor Module.
7a47a12beSStefan Roese  * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
8a47a12beSStefan Roese  *
9a47a12beSStefan Roese  * This file contains structures and information for the communication
10a47a12beSStefan Roese  * processor channels found in the dual port RAM or parameter RAM.
11a47a12beSStefan Roese  * All CPM control and status is available through the MPC8260 internal
12a47a12beSStefan Roese  * memory map.  See immap.h for details.
13a47a12beSStefan Roese  */
14a47a12beSStefan Roese #ifndef __CPM_85XX__
15a47a12beSStefan Roese #define __CPM_85XX__
16a47a12beSStefan Roese 
17a47a12beSStefan Roese #include <asm/immap_85xx.h>
18a47a12beSStefan Roese 
19a47a12beSStefan Roese /* CPM Command register.
20a47a12beSStefan Roese */
21a47a12beSStefan Roese #define CPM_CR_RST	((uint)0x80000000)
22a47a12beSStefan Roese #define CPM_CR_PAGE	((uint)0x7c000000)
23a47a12beSStefan Roese #define CPM_CR_SBLOCK	((uint)0x03e00000)
24a47a12beSStefan Roese #define CPM_CR_FLG	((uint)0x00010000)
25a47a12beSStefan Roese #define CPM_CR_MCN	((uint)0x00003fc0)
26a47a12beSStefan Roese #define CPM_CR_OPCODE	((uint)0x0000000f)
27a47a12beSStefan Roese 
28a47a12beSStefan Roese /* Device sub-block and page codes.
29a47a12beSStefan Roese */
30a47a12beSStefan Roese #define CPM_CR_SCC1_SBLOCK	(0x04)
31a47a12beSStefan Roese #define CPM_CR_SCC2_SBLOCK	(0x05)
32a47a12beSStefan Roese #define CPM_CR_SCC3_SBLOCK	(0x06)
33a47a12beSStefan Roese #define CPM_CR_SCC4_SBLOCK	(0x07)
34a47a12beSStefan Roese #define CPM_CR_SMC1_SBLOCK	(0x08)
35a47a12beSStefan Roese #define CPM_CR_SMC2_SBLOCK	(0x09)
36a47a12beSStefan Roese #define CPM_CR_SPI_SBLOCK	(0x0a)
37a47a12beSStefan Roese #define CPM_CR_I2C_SBLOCK	(0x0b)
38a47a12beSStefan Roese #define CPM_CR_TIMER_SBLOCK	(0x0f)
39a47a12beSStefan Roese #define CPM_CR_RAND_SBLOCK	(0x0e)
40a47a12beSStefan Roese #define CPM_CR_FCC1_SBLOCK	(0x10)
41a47a12beSStefan Roese #define CPM_CR_FCC2_SBLOCK	(0x11)
42a47a12beSStefan Roese #define CPM_CR_FCC3_SBLOCK	(0x12)
43a47a12beSStefan Roese #define CPM_CR_MCC1_SBLOCK	(0x1c)
44a47a12beSStefan Roese 
45a47a12beSStefan Roese #define CPM_CR_SCC1_PAGE	(0x00)
46a47a12beSStefan Roese #define CPM_CR_SCC2_PAGE	(0x01)
47a47a12beSStefan Roese #define CPM_CR_SCC3_PAGE	(0x02)
48a47a12beSStefan Roese #define CPM_CR_SCC4_PAGE	(0x03)
49a47a12beSStefan Roese #define CPM_CR_SPI_PAGE		(0x09)
50a47a12beSStefan Roese #define CPM_CR_I2C_PAGE		(0x0a)
51a47a12beSStefan Roese #define CPM_CR_TIMER_PAGE	(0x0a)
52a47a12beSStefan Roese #define CPM_CR_RAND_PAGE	(0x0a)
53a47a12beSStefan Roese #define CPM_CR_FCC1_PAGE	(0x04)
54a47a12beSStefan Roese #define CPM_CR_FCC2_PAGE	(0x05)
55a47a12beSStefan Roese #define CPM_CR_FCC3_PAGE	(0x06)
56a47a12beSStefan Roese #define CPM_CR_MCC1_PAGE	(0x07)
57a47a12beSStefan Roese #define CPM_CR_MCC2_PAGE	(0x08)
58a47a12beSStefan Roese 
59a47a12beSStefan Roese /* Some opcodes (there are more...later)
60a47a12beSStefan Roese */
61a47a12beSStefan Roese #define CPM_CR_INIT_TRX		((ushort)0x0000)
62a47a12beSStefan Roese #define CPM_CR_INIT_RX		((ushort)0x0001)
63a47a12beSStefan Roese #define CPM_CR_INIT_TX		((ushort)0x0002)
64a47a12beSStefan Roese #define CPM_CR_HUNT_MODE	((ushort)0x0003)
65a47a12beSStefan Roese #define CPM_CR_STOP_TX		((ushort)0x0004)
66a47a12beSStefan Roese #define CPM_CR_RESTART_TX	((ushort)0x0006)
67a47a12beSStefan Roese #define CPM_CR_SET_GADDR	((ushort)0x0008)
68a47a12beSStefan Roese 
69a47a12beSStefan Roese #define mk_cr_cmd(PG, SBC, MCN, OP) \
70a47a12beSStefan Roese 	((PG << 26) | (SBC << 21) | (MCN << 6) | OP)
71a47a12beSStefan Roese 
72a47a12beSStefan Roese /* Dual Port RAM addresses.  The first 16K is available for almost
73a47a12beSStefan Roese  * any CPM use, so we put the BDs there.  The first 128 bytes are
74a47a12beSStefan Roese  * used for SMC1 and SMC2 parameter RAM, so we start allocating
75a47a12beSStefan Roese  * BDs above that.  All of this must change when we start
76a47a12beSStefan Roese  * downloading RAM microcode.
77a47a12beSStefan Roese  */
78a47a12beSStefan Roese #define CPM_DATAONLY_BASE	((uint)128)
79a47a12beSStefan Roese #define CPM_DP_NOSPACE		((uint)0x7FFFFFFF)
80*3c3d8ab5SYork Sun #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
81a47a12beSStefan Roese #define CPM_FCC_SPECIAL_BASE	((uint)0x00009000)
82a47a12beSStefan Roese #define CPM_DATAONLY_SIZE	((uint)(8 * 1024) - CPM_DATAONLY_BASE)
83a47a12beSStefan Roese #else	/* MPC8540, MPC8560 */
84a47a12beSStefan Roese #define CPM_FCC_SPECIAL_BASE	((uint)0x0000B000)
85a47a12beSStefan Roese #define CPM_DATAONLY_SIZE	((uint)(16 * 1024) - CPM_DATAONLY_BASE)
86a47a12beSStefan Roese #endif
87a47a12beSStefan Roese 
88a47a12beSStefan Roese /* The number of pages of host memory we allocate for CPM.  This is
89a47a12beSStefan Roese  * done early in kernel initialization to get physically contiguous
90a47a12beSStefan Roese  * pages.
91a47a12beSStefan Roese  */
92a47a12beSStefan Roese #define NUM_CPM_HOST_PAGES	2
93a47a12beSStefan Roese 
94a47a12beSStefan Roese /* Export the base address of the communication processor registers
95a47a12beSStefan Roese  * and dual port ram.
96a47a12beSStefan Roese  */
97a47a12beSStefan Roese /*extern	cpm8560_t	*cpmp;	 Pointer to comm processor */
98a47a12beSStefan Roese uint		m8560_cpm_dpalloc(uint size, uint align);
99a47a12beSStefan Roese uint		m8560_cpm_hostalloc(uint size, uint align);
100a47a12beSStefan Roese void		m8560_cpm_setbrg(uint brg, uint rate);
101a47a12beSStefan Roese void		m8560_cpm_fastbrg(uint brg, uint rate, int div16);
102a47a12beSStefan Roese void		m8560_cpm_extcbrg(uint brg, uint rate, uint extclk, int pinsel);
103a47a12beSStefan Roese 
104a47a12beSStefan Roese /* Buffer descriptors used by many of the CPM protocols.
105a47a12beSStefan Roese */
106a47a12beSStefan Roese typedef struct cpm_buf_desc {
107a47a12beSStefan Roese 	ushort	cbd_sc;		/* Status and Control */
108a47a12beSStefan Roese 	ushort	cbd_datlen;	/* Data length in buffer */
109a47a12beSStefan Roese 	uint	cbd_bufaddr;	/* Buffer address in host memory */
110a47a12beSStefan Roese } cbd_t;
111a47a12beSStefan Roese 
11216263087SMike Williams #define BD_SC_EMPTY	((ushort)0x8000)	/* Receive is empty */
113a47a12beSStefan Roese #define BD_SC_READY	((ushort)0x8000)	/* Transmit is ready */
114a47a12beSStefan Roese #define BD_SC_WRAP	((ushort)0x2000)	/* Last buffer descriptor */
115a47a12beSStefan Roese #define BD_SC_INTRPT	((ushort)0x1000)	/* Interrupt on change */
116a47a12beSStefan Roese #define BD_SC_LAST	((ushort)0x0800)	/* Last buffer in frame */
117a47a12beSStefan Roese #define BD_SC_CM	((ushort)0x0200)	/* Continous mode */
118a47a12beSStefan Roese #define BD_SC_ID	((ushort)0x0100)	/* Rec'd too many idles */
119a47a12beSStefan Roese #define BD_SC_P		((ushort)0x0100)	/* xmt preamble */
120a47a12beSStefan Roese #define BD_SC_BR	((ushort)0x0020)	/* Break received */
121a47a12beSStefan Roese #define BD_SC_FR	((ushort)0x0010)	/* Framing error */
122a47a12beSStefan Roese #define BD_SC_PR	((ushort)0x0008)	/* Parity error */
123a47a12beSStefan Roese #define BD_SC_OV	((ushort)0x0002)	/* Overrun */
124a47a12beSStefan Roese #define BD_SC_CD	((ushort)0x0001)	/* ?? */
125a47a12beSStefan Roese 
126a47a12beSStefan Roese /* Function code bits, usually generic to devices.
127a47a12beSStefan Roese */
128a47a12beSStefan Roese #define CPMFCR_GBL	((u_char)0x20)	/* Set memory snooping */
129a47a12beSStefan Roese #define CPMFCR_EB	((u_char)0x10)	/* Set big endian byte order */
130a47a12beSStefan Roese #define CPMFCR_TC2	((u_char)0x04)	/* Transfer code 2 value */
131a47a12beSStefan Roese #define CPMFCR_DTB	((u_char)0x02)	/* Use local bus for data when set */
132a47a12beSStefan Roese #define CPMFCR_BDB	((u_char)0x01)	/* Use local bus for BD when set */
133a47a12beSStefan Roese 
134a47a12beSStefan Roese /* Parameter RAM offsets from the base.
135a47a12beSStefan Roese */
136a47a12beSStefan Roese #define CPM_POST_WORD_ADDR      0x80FC	/* steal a long at the end of SCC1 */
137a47a12beSStefan Roese #define PROFF_SCC1		((uint)0x8000)
138a47a12beSStefan Roese #define PROFF_SCC2		((uint)0x8100)
139a47a12beSStefan Roese #define PROFF_SCC3		((uint)0x8200)
140a47a12beSStefan Roese #define PROFF_SCC4		((uint)0x8300)
141a47a12beSStefan Roese #define PROFF_FCC1		((uint)0x8400)
142a47a12beSStefan Roese #define PROFF_FCC2		((uint)0x8500)
143a47a12beSStefan Roese #define PROFF_FCC3		((uint)0x8600)
144a47a12beSStefan Roese #define PROFF_MCC1		((uint)0x8700)
145a47a12beSStefan Roese #define PROFF_MCC2		((uint)0x8800)
146a47a12beSStefan Roese #define PROFF_SPI_BASE		((uint)0x89fc)
147a47a12beSStefan Roese #define PROFF_TIMERS		((uint)0x8ae0)
148a47a12beSStefan Roese #define PROFF_REVNUM		((uint)0x8af0)
149a47a12beSStefan Roese #define PROFF_RAND		((uint)0x8af8)
150a47a12beSStefan Roese #define PROFF_I2C_BASE		((uint)0x8afc)
151a47a12beSStefan Roese 
152a47a12beSStefan Roese /* Baud rate generators.
153a47a12beSStefan Roese */
154a47a12beSStefan Roese #define CPM_BRG_RST		((uint)0x00020000)
155a47a12beSStefan Roese #define CPM_BRG_EN		((uint)0x00010000)
156a47a12beSStefan Roese #define CPM_BRG_EXTC_INT	((uint)0x00000000)
157a47a12beSStefan Roese #define CPM_BRG_EXTC_CLK3_9	((uint)0x00004000)
158a47a12beSStefan Roese #define CPM_BRG_EXTC_CLK5_15	((uint)0x00008000)
159a47a12beSStefan Roese #define CPM_BRG_ATB		((uint)0x00002000)
160a47a12beSStefan Roese #define CPM_BRG_CD_MASK		((uint)0x00001ffe)
161a47a12beSStefan Roese #define CPM_BRG_DIV16		((uint)0x00000001)
162a47a12beSStefan Roese 
163a47a12beSStefan Roese /* SCCs.
164a47a12beSStefan Roese */
165a47a12beSStefan Roese #define SCC_GSMRH_IRP		((uint)0x00040000)
166a47a12beSStefan Roese #define SCC_GSMRH_GDE		((uint)0x00010000)
167a47a12beSStefan Roese #define SCC_GSMRH_TCRC_CCITT	((uint)0x00008000)
168a47a12beSStefan Roese #define SCC_GSMRH_TCRC_BISYNC	((uint)0x00004000)
169a47a12beSStefan Roese #define SCC_GSMRH_TCRC_HDLC	((uint)0x00000000)
170a47a12beSStefan Roese #define SCC_GSMRH_REVD		((uint)0x00002000)
171a47a12beSStefan Roese #define SCC_GSMRH_TRX		((uint)0x00001000)
172a47a12beSStefan Roese #define SCC_GSMRH_TTX		((uint)0x00000800)
173a47a12beSStefan Roese #define SCC_GSMRH_CDP		((uint)0x00000400)
174a47a12beSStefan Roese #define SCC_GSMRH_CTSP		((uint)0x00000200)
175a47a12beSStefan Roese #define SCC_GSMRH_CDS		((uint)0x00000100)
176a47a12beSStefan Roese #define SCC_GSMRH_CTSS		((uint)0x00000080)
177a47a12beSStefan Roese #define SCC_GSMRH_TFL		((uint)0x00000040)
178a47a12beSStefan Roese #define SCC_GSMRH_RFW		((uint)0x00000020)
179a47a12beSStefan Roese #define SCC_GSMRH_TXSY		((uint)0x00000010)
180a47a12beSStefan Roese #define SCC_GSMRH_SYNL16	((uint)0x0000000c)
181a47a12beSStefan Roese #define SCC_GSMRH_SYNL8		((uint)0x00000008)
182a47a12beSStefan Roese #define SCC_GSMRH_SYNL4		((uint)0x00000004)
183a47a12beSStefan Roese #define SCC_GSMRH_RTSM		((uint)0x00000002)
184a47a12beSStefan Roese #define SCC_GSMRH_RSYN		((uint)0x00000001)
185a47a12beSStefan Roese 
186a47a12beSStefan Roese #define SCC_GSMRL_SIR		((uint)0x80000000)	/* SCC2 only */
187a47a12beSStefan Roese #define SCC_GSMRL_EDGE_NONE	((uint)0x60000000)
188a47a12beSStefan Roese #define SCC_GSMRL_EDGE_NEG	((uint)0x40000000)
189a47a12beSStefan Roese #define SCC_GSMRL_EDGE_POS	((uint)0x20000000)
190a47a12beSStefan Roese #define SCC_GSMRL_EDGE_BOTH	((uint)0x00000000)
191a47a12beSStefan Roese #define SCC_GSMRL_TCI		((uint)0x10000000)
192a47a12beSStefan Roese #define SCC_GSMRL_TSNC_3	((uint)0x0c000000)
193a47a12beSStefan Roese #define SCC_GSMRL_TSNC_4	((uint)0x08000000)
194a47a12beSStefan Roese #define SCC_GSMRL_TSNC_14	((uint)0x04000000)
195a47a12beSStefan Roese #define SCC_GSMRL_TSNC_INF	((uint)0x00000000)
196a47a12beSStefan Roese #define SCC_GSMRL_RINV		((uint)0x02000000)
197a47a12beSStefan Roese #define SCC_GSMRL_TINV		((uint)0x01000000)
198a47a12beSStefan Roese #define SCC_GSMRL_TPL_128	((uint)0x00c00000)
199a47a12beSStefan Roese #define SCC_GSMRL_TPL_64	((uint)0x00a00000)
200a47a12beSStefan Roese #define SCC_GSMRL_TPL_48	((uint)0x00800000)
201a47a12beSStefan Roese #define SCC_GSMRL_TPL_32	((uint)0x00600000)
202a47a12beSStefan Roese #define SCC_GSMRL_TPL_16	((uint)0x00400000)
203a47a12beSStefan Roese #define SCC_GSMRL_TPL_8		((uint)0x00200000)
204a47a12beSStefan Roese #define SCC_GSMRL_TPL_NONE	((uint)0x00000000)
205a47a12beSStefan Roese #define SCC_GSMRL_TPP_ALL1	((uint)0x00180000)
206a47a12beSStefan Roese #define SCC_GSMRL_TPP_01	((uint)0x00100000)
207a47a12beSStefan Roese #define SCC_GSMRL_TPP_10	((uint)0x00080000)
208a47a12beSStefan Roese #define SCC_GSMRL_TPP_ZEROS	((uint)0x00000000)
209a47a12beSStefan Roese #define SCC_GSMRL_TEND		((uint)0x00040000)
210a47a12beSStefan Roese #define SCC_GSMRL_TDCR_32	((uint)0x00030000)
211a47a12beSStefan Roese #define SCC_GSMRL_TDCR_16	((uint)0x00020000)
212a47a12beSStefan Roese #define SCC_GSMRL_TDCR_8	((uint)0x00010000)
213a47a12beSStefan Roese #define SCC_GSMRL_TDCR_1	((uint)0x00000000)
214a47a12beSStefan Roese #define SCC_GSMRL_RDCR_32	((uint)0x0000c000)
215a47a12beSStefan Roese #define SCC_GSMRL_RDCR_16	((uint)0x00008000)
216a47a12beSStefan Roese #define SCC_GSMRL_RDCR_8	((uint)0x00004000)
217a47a12beSStefan Roese #define SCC_GSMRL_RDCR_1	((uint)0x00000000)
218a47a12beSStefan Roese #define SCC_GSMRL_RENC_DFMAN	((uint)0x00003000)
219a47a12beSStefan Roese #define SCC_GSMRL_RENC_MANCH	((uint)0x00002000)
220a47a12beSStefan Roese #define SCC_GSMRL_RENC_FM0	((uint)0x00001000)
221a47a12beSStefan Roese #define SCC_GSMRL_RENC_NRZI	((uint)0x00000800)
222a47a12beSStefan Roese #define SCC_GSMRL_RENC_NRZ	((uint)0x00000000)
223a47a12beSStefan Roese #define SCC_GSMRL_TENC_DFMAN	((uint)0x00000600)
224a47a12beSStefan Roese #define SCC_GSMRL_TENC_MANCH	((uint)0x00000400)
225a47a12beSStefan Roese #define SCC_GSMRL_TENC_FM0	((uint)0x00000200)
226a47a12beSStefan Roese #define SCC_GSMRL_TENC_NRZI	((uint)0x00000100)
227a47a12beSStefan Roese #define SCC_GSMRL_TENC_NRZ	((uint)0x00000000)
228a47a12beSStefan Roese #define SCC_GSMRL_DIAG_LE	((uint)0x000000c0)	/* Loop and echo */
229a47a12beSStefan Roese #define SCC_GSMRL_DIAG_ECHO	((uint)0x00000080)
230a47a12beSStefan Roese #define SCC_GSMRL_DIAG_LOOP	((uint)0x00000040)
231a47a12beSStefan Roese #define SCC_GSMRL_DIAG_NORM	((uint)0x00000000)
232a47a12beSStefan Roese #define SCC_GSMRL_ENR		((uint)0x00000020)
233a47a12beSStefan Roese #define SCC_GSMRL_ENT		((uint)0x00000010)
234a47a12beSStefan Roese #define SCC_GSMRL_MODE_ENET	((uint)0x0000000c)
235a47a12beSStefan Roese #define SCC_GSMRL_MODE_DDCMP	((uint)0x00000009)
236a47a12beSStefan Roese #define SCC_GSMRL_MODE_BISYNC	((uint)0x00000008)
237a47a12beSStefan Roese #define SCC_GSMRL_MODE_V14	((uint)0x00000007)
238a47a12beSStefan Roese #define SCC_GSMRL_MODE_AHDLC	((uint)0x00000006)
239a47a12beSStefan Roese #define SCC_GSMRL_MODE_PROFIBUS	((uint)0x00000005)
240a47a12beSStefan Roese #define SCC_GSMRL_MODE_UART	((uint)0x00000004)
241a47a12beSStefan Roese #define SCC_GSMRL_MODE_SS7	((uint)0x00000003)
242a47a12beSStefan Roese #define SCC_GSMRL_MODE_ATALK	((uint)0x00000002)
243a47a12beSStefan Roese #define SCC_GSMRL_MODE_HDLC	((uint)0x00000000)
244a47a12beSStefan Roese 
245a47a12beSStefan Roese #define SCC_TODR_TOD		((ushort)0x8000)
246a47a12beSStefan Roese 
247a47a12beSStefan Roese /* SCC Event and Mask register.
248a47a12beSStefan Roese */
249a47a12beSStefan Roese #define	SCCM_TXE	((unsigned char)0x10)
250a47a12beSStefan Roese #define	SCCM_BSY	((unsigned char)0x04)
251a47a12beSStefan Roese #define	SCCM_TX		((unsigned char)0x02)
252a47a12beSStefan Roese #define	SCCM_RX		((unsigned char)0x01)
253a47a12beSStefan Roese 
254a47a12beSStefan Roese typedef struct scc_param {
255a47a12beSStefan Roese 	ushort	scc_rbase;	/* Rx Buffer descriptor base address */
256a47a12beSStefan Roese 	ushort	scc_tbase;	/* Tx Buffer descriptor base address */
257a47a12beSStefan Roese 	u_char	scc_rfcr;	/* Rx function code */
258a47a12beSStefan Roese 	u_char	scc_tfcr;	/* Tx function code */
259a47a12beSStefan Roese 	ushort	scc_mrblr;	/* Max receive buffer length */
260a47a12beSStefan Roese 	uint	scc_rstate;	/* Internal */
261a47a12beSStefan Roese 	uint	scc_idp;	/* Internal */
262a47a12beSStefan Roese 	ushort	scc_rbptr;	/* Internal */
263a47a12beSStefan Roese 	ushort	scc_ibc;	/* Internal */
264a47a12beSStefan Roese 	uint	scc_rxtmp;	/* Internal */
265a47a12beSStefan Roese 	uint	scc_tstate;	/* Internal */
266a47a12beSStefan Roese 	uint	scc_tdp;	/* Internal */
267a47a12beSStefan Roese 	ushort	scc_tbptr;	/* Internal */
268a47a12beSStefan Roese 	ushort	scc_tbc;	/* Internal */
269a47a12beSStefan Roese 	uint	scc_txtmp;	/* Internal */
270a47a12beSStefan Roese 	uint	scc_rcrc;	/* Internal */
271a47a12beSStefan Roese 	uint	scc_tcrc;	/* Internal */
272a47a12beSStefan Roese } sccp_t;
273a47a12beSStefan Roese 
274a47a12beSStefan Roese /* CPM Ethernet through SCC1.
275a47a12beSStefan Roese  */
276a47a12beSStefan Roese typedef struct scc_enet {
277a47a12beSStefan Roese 	sccp_t	sen_genscc;
278a47a12beSStefan Roese 	uint	sen_cpres;	/* Preset CRC */
279a47a12beSStefan Roese 	uint	sen_cmask;	/* Constant mask for CRC */
280a47a12beSStefan Roese 	uint	sen_crcec;	/* CRC Error counter */
281a47a12beSStefan Roese 	uint	sen_alec;	/* alignment error counter */
282a47a12beSStefan Roese 	uint	sen_disfc;	/* discard frame counter */
283a47a12beSStefan Roese 	ushort	sen_pads;	/* Tx short frame pad character */
284a47a12beSStefan Roese 	ushort	sen_retlim;	/* Retry limit threshold */
285a47a12beSStefan Roese 	ushort	sen_retcnt;	/* Retry limit counter */
286a47a12beSStefan Roese 	ushort	sen_maxflr;	/* maximum frame length register */
287a47a12beSStefan Roese 	ushort	sen_minflr;	/* minimum frame length register */
288a47a12beSStefan Roese 	ushort	sen_maxd1;	/* maximum DMA1 length */
289a47a12beSStefan Roese 	ushort	sen_maxd2;	/* maximum DMA2 length */
290a47a12beSStefan Roese 	ushort	sen_maxd;	/* Rx max DMA */
291a47a12beSStefan Roese 	ushort	sen_dmacnt;	/* Rx DMA counter */
292a47a12beSStefan Roese 	ushort	sen_maxb;	/* Max BD byte count */
293a47a12beSStefan Roese 	ushort	sen_gaddr1;	/* Group address filter */
294a47a12beSStefan Roese 	ushort	sen_gaddr2;
295a47a12beSStefan Roese 	ushort	sen_gaddr3;
296a47a12beSStefan Roese 	ushort	sen_gaddr4;
297a47a12beSStefan Roese 	uint	sen_tbuf0data0;	/* Save area 0 - current frame */
298a47a12beSStefan Roese 	uint	sen_tbuf0data1;	/* Save area 1 - current frame */
299a47a12beSStefan Roese 	uint	sen_tbuf0rba;	/* Internal */
300a47a12beSStefan Roese 	uint	sen_tbuf0crc;	/* Internal */
301a47a12beSStefan Roese 	ushort	sen_tbuf0bcnt;	/* Internal */
302a47a12beSStefan Roese 	ushort	sen_paddrh;	/* physical address (MSB) */
303a47a12beSStefan Roese 	ushort	sen_paddrm;
304a47a12beSStefan Roese 	ushort	sen_paddrl;	/* physical address (LSB) */
305a47a12beSStefan Roese 	ushort	sen_pper;	/* persistence */
306a47a12beSStefan Roese 	ushort	sen_rfbdptr;	/* Rx first BD pointer */
307a47a12beSStefan Roese 	ushort	sen_tfbdptr;	/* Tx first BD pointer */
308a47a12beSStefan Roese 	ushort	sen_tlbdptr;	/* Tx last BD pointer */
309a47a12beSStefan Roese 	uint	sen_tbuf1data0;	/* Save area 0 - current frame */
310a47a12beSStefan Roese 	uint	sen_tbuf1data1;	/* Save area 1 - current frame */
311a47a12beSStefan Roese 	uint	sen_tbuf1rba;	/* Internal */
312a47a12beSStefan Roese 	uint	sen_tbuf1crc;	/* Internal */
313a47a12beSStefan Roese 	ushort	sen_tbuf1bcnt;	/* Internal */
314a47a12beSStefan Roese 	ushort	sen_txlen;	/* Tx Frame length counter */
315a47a12beSStefan Roese 	ushort	sen_iaddr1;	/* Individual address filter */
316a47a12beSStefan Roese 	ushort	sen_iaddr2;
317a47a12beSStefan Roese 	ushort	sen_iaddr3;
318a47a12beSStefan Roese 	ushort	sen_iaddr4;
319a47a12beSStefan Roese 	ushort	sen_boffcnt;	/* Backoff counter */
320a47a12beSStefan Roese 
321a47a12beSStefan Roese 	/* NOTE: Some versions of the manual have the following items
322a47a12beSStefan Roese 	 * incorrectly documented.  Below is the proper order.
323a47a12beSStefan Roese 	 */
324a47a12beSStefan Roese 	ushort	sen_taddrh;	/* temp address (MSB) */
325a47a12beSStefan Roese 	ushort	sen_taddrm;
326a47a12beSStefan Roese 	ushort	sen_taddrl;	/* temp address (LSB) */
327a47a12beSStefan Roese } scc_enet_t;
328a47a12beSStefan Roese 
329a47a12beSStefan Roese 
330a47a12beSStefan Roese /* SCC Event register as used by Ethernet.
331a47a12beSStefan Roese */
332a47a12beSStefan Roese #define SCCE_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
333a47a12beSStefan Roese #define SCCE_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
334a47a12beSStefan Roese #define SCCE_ENET_RXF	((ushort)0x0008)	/* Full frame received */
335a47a12beSStefan Roese #define SCCE_ENET_BSY	((ushort)0x0004)	/* All incoming buffers full */
336a47a12beSStefan Roese #define SCCE_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
337a47a12beSStefan Roese #define SCCE_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
338a47a12beSStefan Roese 
339a47a12beSStefan Roese /* SCC Mode Register (PSMR) as used by Ethernet.
340a47a12beSStefan Roese */
341a47a12beSStefan Roese #define SCC_PSMR_HBC	((ushort)0x8000)	/* Enable heartbeat */
342a47a12beSStefan Roese #define SCC_PSMR_FC	((ushort)0x4000)	/* Force collision */
343a47a12beSStefan Roese #define SCC_PSMR_RSH	((ushort)0x2000)	/* Receive short frames */
344a47a12beSStefan Roese #define SCC_PSMR_IAM	((ushort)0x1000)	/* Check individual hash */
345a47a12beSStefan Roese #define SCC_PSMR_ENCRC	((ushort)0x0800)	/* Ethernet CRC mode */
346a47a12beSStefan Roese #define SCC_PSMR_PRO	((ushort)0x0200)	/* Promiscuous mode */
347a47a12beSStefan Roese #define SCC_PSMR_BRO	((ushort)0x0100)	/* Catch broadcast pkts */
348a47a12beSStefan Roese #define SCC_PSMR_SBT	((ushort)0x0080)	/* Special backoff timer */
349a47a12beSStefan Roese #define SCC_PSMR_LPB	((ushort)0x0040)	/* Set Loopback mode */
350a47a12beSStefan Roese #define SCC_PSMR_SIP	((ushort)0x0020)	/* Sample Input Pins */
351a47a12beSStefan Roese #define SCC_PSMR_LCW	((ushort)0x0010)	/* Late collision window */
352a47a12beSStefan Roese #define SCC_PSMR_NIB22	((ushort)0x000a)	/* Start frame search */
353a47a12beSStefan Roese #define SCC_PSMR_FDE	((ushort)0x0001)	/* Full duplex enable */
354a47a12beSStefan Roese 
355a47a12beSStefan Roese /* Buffer descriptor control/status used by Ethernet receive.
356a47a12beSStefan Roese  * Common to SCC and FCC.
357a47a12beSStefan Roese  */
358a47a12beSStefan Roese #define BD_ENET_RX_EMPTY	((ushort)0x8000)
359a47a12beSStefan Roese #define BD_ENET_RX_WRAP		((ushort)0x2000)
360a47a12beSStefan Roese #define BD_ENET_RX_INTR		((ushort)0x1000)
361a47a12beSStefan Roese #define BD_ENET_RX_LAST		((ushort)0x0800)
362a47a12beSStefan Roese #define BD_ENET_RX_FIRST	((ushort)0x0400)
363a47a12beSStefan Roese #define BD_ENET_RX_MISS		((ushort)0x0100)
364a47a12beSStefan Roese #define BD_ENET_RX_BC		((ushort)0x0080)	/* FCC Only */
365a47a12beSStefan Roese #define BD_ENET_RX_MC		((ushort)0x0040)	/* FCC Only */
366a47a12beSStefan Roese #define BD_ENET_RX_LG		((ushort)0x0020)
367a47a12beSStefan Roese #define BD_ENET_RX_NO		((ushort)0x0010)
368a47a12beSStefan Roese #define BD_ENET_RX_SH		((ushort)0x0008)
369a47a12beSStefan Roese #define BD_ENET_RX_CR		((ushort)0x0004)
370a47a12beSStefan Roese #define BD_ENET_RX_OV		((ushort)0x0002)
371a47a12beSStefan Roese #define BD_ENET_RX_CL		((ushort)0x0001)
372a47a12beSStefan Roese #define BD_ENET_RX_STATS	((ushort)0x01ff)	/* All status bits */
373a47a12beSStefan Roese 
374a47a12beSStefan Roese /* Buffer descriptor control/status used by Ethernet transmit.
375a47a12beSStefan Roese  * Common to SCC and FCC.
376a47a12beSStefan Roese  */
377a47a12beSStefan Roese #define BD_ENET_TX_READY	((ushort)0x8000)
378a47a12beSStefan Roese #define BD_ENET_TX_PAD		((ushort)0x4000)
379a47a12beSStefan Roese #define BD_ENET_TX_WRAP		((ushort)0x2000)
380a47a12beSStefan Roese #define BD_ENET_TX_INTR		((ushort)0x1000)
381a47a12beSStefan Roese #define BD_ENET_TX_LAST		((ushort)0x0800)
382a47a12beSStefan Roese #define BD_ENET_TX_TC		((ushort)0x0400)
383a47a12beSStefan Roese #define BD_ENET_TX_DEF		((ushort)0x0200)
384a47a12beSStefan Roese #define BD_ENET_TX_HB		((ushort)0x0100)
385a47a12beSStefan Roese #define BD_ENET_TX_LC		((ushort)0x0080)
386a47a12beSStefan Roese #define BD_ENET_TX_RL		((ushort)0x0040)
387a47a12beSStefan Roese #define BD_ENET_TX_RCMASK	((ushort)0x003c)
388a47a12beSStefan Roese #define BD_ENET_TX_UN		((ushort)0x0002)
389a47a12beSStefan Roese #define BD_ENET_TX_CSL		((ushort)0x0001)
390a47a12beSStefan Roese #define BD_ENET_TX_STATS	((ushort)0x03ff)	/* All status bits */
391a47a12beSStefan Roese 
392a47a12beSStefan Roese /* SCC as UART
393a47a12beSStefan Roese */
394a47a12beSStefan Roese typedef struct scc_uart {
395a47a12beSStefan Roese 	sccp_t	scc_genscc;
396a47a12beSStefan Roese 	uint	scc_res1;	/* Reserved */
397a47a12beSStefan Roese 	uint	scc_res2;	/* Reserved */
398a47a12beSStefan Roese 	ushort	scc_maxidl;	/* Maximum idle chars */
399a47a12beSStefan Roese 	ushort	scc_idlc;	/* temp idle counter */
400a47a12beSStefan Roese 	ushort	scc_brkcr;	/* Break count register */
401a47a12beSStefan Roese 	ushort	scc_parec;	/* receive parity error counter */
402a47a12beSStefan Roese 	ushort	scc_frmec;	/* receive framing error counter */
403a47a12beSStefan Roese 	ushort	scc_nosec;	/* receive noise counter */
404a47a12beSStefan Roese 	ushort	scc_brkec;	/* receive break condition counter */
405a47a12beSStefan Roese 	ushort	scc_brkln;	/* last received break length */
406a47a12beSStefan Roese 	ushort	scc_uaddr1;	/* UART address character 1 */
407a47a12beSStefan Roese 	ushort	scc_uaddr2;	/* UART address character 2 */
408a47a12beSStefan Roese 	ushort	scc_rtemp;	/* Temp storage */
409a47a12beSStefan Roese 	ushort	scc_toseq;	/* Transmit out of sequence char */
410a47a12beSStefan Roese 	ushort	scc_char1;	/* control character 1 */
411a47a12beSStefan Roese 	ushort	scc_char2;	/* control character 2 */
412a47a12beSStefan Roese 	ushort	scc_char3;	/* control character 3 */
413a47a12beSStefan Roese 	ushort	scc_char4;	/* control character 4 */
414a47a12beSStefan Roese 	ushort	scc_char5;	/* control character 5 */
415a47a12beSStefan Roese 	ushort	scc_char6;	/* control character 6 */
416a47a12beSStefan Roese 	ushort	scc_char7;	/* control character 7 */
417a47a12beSStefan Roese 	ushort	scc_char8;	/* control character 8 */
418a47a12beSStefan Roese 	ushort	scc_rccm;	/* receive control character mask */
419a47a12beSStefan Roese 	ushort	scc_rccr;	/* receive control character register */
420a47a12beSStefan Roese 	ushort	scc_rlbc;	/* receive last break character */
421a47a12beSStefan Roese } scc_uart_t;
422a47a12beSStefan Roese 
423a47a12beSStefan Roese /* SCC Event and Mask registers when it is used as a UART.
424a47a12beSStefan Roese */
425a47a12beSStefan Roese #define UART_SCCM_GLR		((ushort)0x1000)
426a47a12beSStefan Roese #define UART_SCCM_GLT		((ushort)0x0800)
427a47a12beSStefan Roese #define UART_SCCM_AB		((ushort)0x0200)
428a47a12beSStefan Roese #define UART_SCCM_IDL		((ushort)0x0100)
429a47a12beSStefan Roese #define UART_SCCM_GRA		((ushort)0x0080)
430a47a12beSStefan Roese #define UART_SCCM_BRKE		((ushort)0x0040)
431a47a12beSStefan Roese #define UART_SCCM_BRKS		((ushort)0x0020)
432a47a12beSStefan Roese #define UART_SCCM_CCR		((ushort)0x0008)
433a47a12beSStefan Roese #define UART_SCCM_BSY		((ushort)0x0004)
434a47a12beSStefan Roese #define UART_SCCM_TX		((ushort)0x0002)
435a47a12beSStefan Roese #define UART_SCCM_RX		((ushort)0x0001)
436a47a12beSStefan Roese 
437a47a12beSStefan Roese /* The SCC PSMR when used as a UART.
438a47a12beSStefan Roese */
439a47a12beSStefan Roese #define SCU_PSMR_FLC		((ushort)0x8000)
440a47a12beSStefan Roese #define SCU_PSMR_SL		((ushort)0x4000)
441a47a12beSStefan Roese #define SCU_PSMR_CL		((ushort)0x3000)
442a47a12beSStefan Roese #define SCU_PSMR_UM		((ushort)0x0c00)
443a47a12beSStefan Roese #define SCU_PSMR_FRZ		((ushort)0x0200)
444a47a12beSStefan Roese #define SCU_PSMR_RZS		((ushort)0x0100)
445a47a12beSStefan Roese #define SCU_PSMR_SYN		((ushort)0x0080)
446a47a12beSStefan Roese #define SCU_PSMR_DRT		((ushort)0x0040)
447a47a12beSStefan Roese #define SCU_PSMR_PEN		((ushort)0x0010)
448a47a12beSStefan Roese #define SCU_PSMR_RPM		((ushort)0x000c)
449a47a12beSStefan Roese #define SCU_PSMR_REVP		((ushort)0x0008)
450a47a12beSStefan Roese #define SCU_PSMR_TPM		((ushort)0x0003)
451a47a12beSStefan Roese #define SCU_PSMR_TEVP		((ushort)0x0003)
452a47a12beSStefan Roese 
453a47a12beSStefan Roese /* CPM Transparent mode SCC.
454a47a12beSStefan Roese  */
455a47a12beSStefan Roese typedef struct scc_trans {
456a47a12beSStefan Roese 	sccp_t	st_genscc;
457a47a12beSStefan Roese 	uint	st_cpres;	/* Preset CRC */
458a47a12beSStefan Roese 	uint	st_cmask;	/* Constant mask for CRC */
459a47a12beSStefan Roese } scc_trans_t;
460a47a12beSStefan Roese 
461a47a12beSStefan Roese #define BD_SCC_TX_LAST		((ushort)0x0800)
462a47a12beSStefan Roese 
463a47a12beSStefan Roese /* How about some FCCs.....
464a47a12beSStefan Roese */
465a47a12beSStefan Roese #define FCC_GFMR_DIAG_NORM	((uint)0x00000000)
466a47a12beSStefan Roese #define FCC_GFMR_DIAG_LE	((uint)0x40000000)
467a47a12beSStefan Roese #define FCC_GFMR_DIAG_AE	((uint)0x80000000)
468a47a12beSStefan Roese #define FCC_GFMR_DIAG_ALE	((uint)0xc0000000)
469a47a12beSStefan Roese #define FCC_GFMR_TCI		((uint)0x20000000)
470a47a12beSStefan Roese #define FCC_GFMR_TRX		((uint)0x10000000)
471a47a12beSStefan Roese #define FCC_GFMR_TTX		((uint)0x08000000)
472a47a12beSStefan Roese #define FCC_GFMR_TTX		((uint)0x08000000)
473a47a12beSStefan Roese #define FCC_GFMR_CDP		((uint)0x04000000)
474a47a12beSStefan Roese #define FCC_GFMR_CTSP		((uint)0x02000000)
475a47a12beSStefan Roese #define FCC_GFMR_CDS		((uint)0x01000000)
476a47a12beSStefan Roese #define FCC_GFMR_CTSS		((uint)0x00800000)
477a47a12beSStefan Roese #define FCC_GFMR_SYNL_NONE	((uint)0x00000000)
478a47a12beSStefan Roese #define FCC_GFMR_SYNL_AUTO	((uint)0x00004000)
479a47a12beSStefan Roese #define FCC_GFMR_SYNL_8		((uint)0x00008000)
480a47a12beSStefan Roese #define FCC_GFMR_SYNL_16	((uint)0x0000c000)
481a47a12beSStefan Roese #define FCC_GFMR_RTSM		((uint)0x00002000)
482a47a12beSStefan Roese #define FCC_GFMR_RENC_NRZ	((uint)0x00000000)
483a47a12beSStefan Roese #define FCC_GFMR_RENC_NRZI	((uint)0x00000800)
484a47a12beSStefan Roese #define FCC_GFMR_REVD		((uint)0x00000400)
485a47a12beSStefan Roese #define FCC_GFMR_TENC_NRZ	((uint)0x00000000)
486a47a12beSStefan Roese #define FCC_GFMR_TENC_NRZI	((uint)0x00000100)
487a47a12beSStefan Roese #define FCC_GFMR_TCRC_16	((uint)0x00000000)
488a47a12beSStefan Roese #define FCC_GFMR_TCRC_32	((uint)0x00000080)
489a47a12beSStefan Roese #define FCC_GFMR_ENR		((uint)0x00000020)
490a47a12beSStefan Roese #define FCC_GFMR_ENT		((uint)0x00000010)
491a47a12beSStefan Roese #define FCC_GFMR_MODE_ENET	((uint)0x0000000c)
492a47a12beSStefan Roese #define FCC_GFMR_MODE_ATM	((uint)0x0000000a)
493a47a12beSStefan Roese #define FCC_GFMR_MODE_HDLC	((uint)0x00000000)
494a47a12beSStefan Roese 
495a47a12beSStefan Roese /* Generic FCC parameter ram.
496a47a12beSStefan Roese */
497a47a12beSStefan Roese typedef struct fcc_param {
498a47a12beSStefan Roese 	ushort	fcc_riptr;	/* Rx Internal temp pointer */
499a47a12beSStefan Roese 	ushort	fcc_tiptr;	/* Tx Internal temp pointer */
500a47a12beSStefan Roese 	ushort	fcc_res1;
501a47a12beSStefan Roese 	ushort	fcc_mrblr;	/* Max receive buffer length, mod 32 bytes */
502a47a12beSStefan Roese 	uint	fcc_rstate;	/* Upper byte is Func code, must be set */
503a47a12beSStefan Roese 	uint	fcc_rbase;	/* Receive BD base */
504a47a12beSStefan Roese 	ushort	fcc_rbdstat;	/* RxBD status */
505a47a12beSStefan Roese 	ushort	fcc_rbdlen;	/* RxBD down counter */
506a47a12beSStefan Roese 	uint	fcc_rdptr;	/* RxBD internal data pointer */
507a47a12beSStefan Roese 	uint	fcc_tstate;	/* Upper byte is Func code, must be set */
508a47a12beSStefan Roese 	uint	fcc_tbase;	/* Transmit BD base */
509a47a12beSStefan Roese 	ushort	fcc_tbdstat;	/* TxBD status */
510a47a12beSStefan Roese 	ushort	fcc_tbdlen;	/* TxBD down counter */
511a47a12beSStefan Roese 	uint	fcc_tdptr;	/* TxBD internal data pointer */
512a47a12beSStefan Roese 	uint	fcc_rbptr;	/* Rx BD Internal buf pointer */
513a47a12beSStefan Roese 	uint	fcc_tbptr;	/* Tx BD Internal buf pointer */
514a47a12beSStefan Roese 	uint	fcc_rcrc;	/* Rx temp CRC */
515a47a12beSStefan Roese 	uint	fcc_res2;
516a47a12beSStefan Roese 	uint	fcc_tcrc;	/* Tx temp CRC */
517a47a12beSStefan Roese } fccp_t;
518a47a12beSStefan Roese 
519a47a12beSStefan Roese 
520a47a12beSStefan Roese /* Ethernet controller through FCC.
521a47a12beSStefan Roese */
522a47a12beSStefan Roese typedef struct fcc_enet {
523a47a12beSStefan Roese 	fccp_t	fen_genfcc;
524a47a12beSStefan Roese 	uint	fen_statbuf;	/* Internal status buffer */
525a47a12beSStefan Roese 	uint	fen_camptr;	/* CAM address */
526a47a12beSStefan Roese 	uint	fen_cmask;	/* Constant mask for CRC */
527a47a12beSStefan Roese 	uint	fen_cpres;	/* Preset CRC */
528a47a12beSStefan Roese 	uint	fen_crcec;	/* CRC Error counter */
529a47a12beSStefan Roese 	uint	fen_alec;	/* alignment error counter */
530a47a12beSStefan Roese 	uint	fen_disfc;	/* discard frame counter */
531a47a12beSStefan Roese 	ushort	fen_retlim;	/* Retry limit */
532a47a12beSStefan Roese 	ushort	fen_retcnt;	/* Retry counter */
533a47a12beSStefan Roese 	ushort	fen_pper;	/* Persistence */
534a47a12beSStefan Roese 	ushort	fen_boffcnt;	/* backoff counter */
535a47a12beSStefan Roese 	uint	fen_gaddrh;	/* Group address filter, high 32-bits */
536a47a12beSStefan Roese 	uint	fen_gaddrl;	/* Group address filter, low 32-bits */
537a47a12beSStefan Roese 	ushort	fen_tfcstat;	/* out of sequence TxBD */
538a47a12beSStefan Roese 	ushort	fen_tfclen;
539a47a12beSStefan Roese 	uint	fen_tfcptr;
540a47a12beSStefan Roese 	ushort	fen_mflr;	/* Maximum frame length (1518) */
541a47a12beSStefan Roese 	ushort	fen_paddrh;	/* MAC address */
542a47a12beSStefan Roese 	ushort	fen_paddrm;
543a47a12beSStefan Roese 	ushort	fen_paddrl;
544a47a12beSStefan Roese 	ushort	fen_ibdcount;	/* Internal BD counter */
545a47a12beSStefan Roese 	ushort	fen_ibdstart;	/* Internal BD start pointer */
546a47a12beSStefan Roese 	ushort	fen_ibdend;	/* Internal BD end pointer */
547a47a12beSStefan Roese 	ushort	fen_txlen;	/* Internal Tx frame length counter */
548a47a12beSStefan Roese 	uint	fen_ibdbase[8]; /* Internal use */
549a47a12beSStefan Roese 	uint	fen_iaddrh;	/* Individual address filter */
550a47a12beSStefan Roese 	uint	fen_iaddrl;
551a47a12beSStefan Roese 	ushort	fen_minflr;	/* Minimum frame length (64) */
552a47a12beSStefan Roese 	ushort	fen_taddrh;	/* Filter transfer MAC address */
553a47a12beSStefan Roese 	ushort	fen_taddrm;
554a47a12beSStefan Roese 	ushort	fen_taddrl;
555a47a12beSStefan Roese 	ushort	fen_padptr;	/* Pointer to pad byte buffer */
556a47a12beSStefan Roese 	ushort	fen_cftype;	/* control frame type */
557a47a12beSStefan Roese 	ushort	fen_cfrange;	/* control frame range */
558a47a12beSStefan Roese 	ushort	fen_maxb;	/* maximum BD count */
559a47a12beSStefan Roese 	ushort	fen_maxd1;	/* Max DMA1 length (1520) */
560a47a12beSStefan Roese 	ushort	fen_maxd2;	/* Max DMA2 length (1520) */
561a47a12beSStefan Roese 	ushort	fen_maxd;	/* internal max DMA count */
562a47a12beSStefan Roese 	ushort	fen_dmacnt;	/* internal DMA counter */
563a47a12beSStefan Roese 	uint	fen_octc;	/* Total octect counter */
564a47a12beSStefan Roese 	uint	fen_colc;	/* Total collision counter */
565a47a12beSStefan Roese 	uint	fen_broc;	/* Total broadcast packet counter */
566a47a12beSStefan Roese 	uint	fen_mulc;	/* Total multicast packet count */
567a47a12beSStefan Roese 	uint	fen_uspc;	/* Total packets < 64 bytes */
568a47a12beSStefan Roese 	uint	fen_frgc;	/* Total packets < 64 bytes with errors */
569a47a12beSStefan Roese 	uint	fen_ospc;	/* Total packets > 1518 */
570a47a12beSStefan Roese 	uint	fen_jbrc;	/* Total packets > 1518 with errors */
571a47a12beSStefan Roese 	uint	fen_p64c;	/* Total packets == 64 bytes */
572a47a12beSStefan Roese 	uint	fen_p65c;	/* Total packets 64 < bytes <= 127 */
573a47a12beSStefan Roese 	uint	fen_p128c;	/* Total packets 127 < bytes <= 255 */
574a47a12beSStefan Roese 	uint	fen_p256c;	/* Total packets 256 < bytes <= 511 */
575a47a12beSStefan Roese 	uint	fen_p512c;	/* Total packets 512 < bytes <= 1023 */
576a47a12beSStefan Roese 	uint	fen_p1024c;	/* Total packets 1024 < bytes <= 1518 */
577a47a12beSStefan Roese 	uint	fen_cambuf;	/* Internal CAM buffer poiner */
578a47a12beSStefan Roese 	ushort	fen_rfthr;	/* Received frames threshold */
579a47a12beSStefan Roese 	ushort	fen_rfcnt;	/* Received frames count */
580a47a12beSStefan Roese } fcc_enet_t;
581a47a12beSStefan Roese 
582a47a12beSStefan Roese /* FCC Event/Mask register as used by Ethernet.
583a47a12beSStefan Roese */
584a47a12beSStefan Roese #define FCC_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
585a47a12beSStefan Roese #define FCC_ENET_RXC	((ushort)0x0040)	/* Control Frame Received */
586a47a12beSStefan Roese #define FCC_ENET_TXC	((ushort)0x0020)	/* Out of seq. Tx sent */
587a47a12beSStefan Roese #define FCC_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
588a47a12beSStefan Roese #define FCC_ENET_RXF	((ushort)0x0008)	/* Full frame received */
589a47a12beSStefan Roese #define FCC_ENET_BSY	((ushort)0x0004)	/* Busy.  Rx Frame dropped */
590a47a12beSStefan Roese #define FCC_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
591a47a12beSStefan Roese #define FCC_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
592a47a12beSStefan Roese 
593a47a12beSStefan Roese /* FCC Mode Register (FPSMR) as used by Ethernet.
594a47a12beSStefan Roese */
595a47a12beSStefan Roese #define FCC_PSMR_HBC	((uint)0x80000000)	/* Enable heartbeat */
596a47a12beSStefan Roese #define FCC_PSMR_FC	((uint)0x40000000)	/* Force Collision */
597a47a12beSStefan Roese #define FCC_PSMR_SBT	((uint)0x20000000)	/* Stop backoff timer */
598a47a12beSStefan Roese #define FCC_PSMR_LPB	((uint)0x10000000)	/* Local protect. 1 = FDX */
599a47a12beSStefan Roese #define FCC_PSMR_LCW	((uint)0x08000000)	/* Late collision select */
600a47a12beSStefan Roese #define FCC_PSMR_FDE	((uint)0x04000000)	/* Full Duplex Enable */
601a47a12beSStefan Roese #define FCC_PSMR_MON	((uint)0x02000000)	/* RMON Enable */
602a47a12beSStefan Roese #define FCC_PSMR_PRO	((uint)0x00400000)	/* Promiscuous Enable */
603a47a12beSStefan Roese #define FCC_PSMR_FCE	((uint)0x00200000)	/* Flow Control Enable */
604a47a12beSStefan Roese #define FCC_PSMR_RSH	((uint)0x00100000)	/* Receive Short Frames */
605a47a12beSStefan Roese #define FCC_PSMR_CAM	((uint)0x00000400)	/* CAM enable */
606a47a12beSStefan Roese #define FCC_PSMR_BRO	((uint)0x00000200)	/* Broadcast pkt discard */
607a47a12beSStefan Roese #define FCC_PSMR_ENCRC	((uint)0x00000080)	/* Use 32-bit CRC */
608a47a12beSStefan Roese 
609a47a12beSStefan Roese /* IIC parameter RAM.
610a47a12beSStefan Roese */
611a47a12beSStefan Roese typedef struct iic {
612a47a12beSStefan Roese 	ushort	iic_rbase;	/* Rx Buffer descriptor base address */
613a47a12beSStefan Roese 	ushort	iic_tbase;	/* Tx Buffer descriptor base address */
614a47a12beSStefan Roese 	u_char	iic_rfcr;	/* Rx function code */
615a47a12beSStefan Roese 	u_char	iic_tfcr;	/* Tx function code */
616a47a12beSStefan Roese 	ushort	iic_mrblr;	/* Max receive buffer length */
617a47a12beSStefan Roese 	uint	iic_rstate;	/* Internal */
618a47a12beSStefan Roese 	uint	iic_rdp;	/* Internal */
619a47a12beSStefan Roese 	ushort	iic_rbptr;	/* Internal */
620a47a12beSStefan Roese 	ushort	iic_rbc;	/* Internal */
621a47a12beSStefan Roese 	uint	iic_rxtmp;	/* Internal */
622a47a12beSStefan Roese 	uint	iic_tstate;	/* Internal */
623a47a12beSStefan Roese 	uint	iic_tdp;	/* Internal */
624a47a12beSStefan Roese 	ushort	iic_tbptr;	/* Internal */
625a47a12beSStefan Roese 	ushort	iic_tbc;	/* Internal */
626a47a12beSStefan Roese 	uint	iic_txtmp;	/* Internal */
627a47a12beSStefan Roese } iic_t;
628a47a12beSStefan Roese 
629a47a12beSStefan Roese /* SPI parameter RAM.
630a47a12beSStefan Roese */
631a47a12beSStefan Roese typedef struct spi {
632a47a12beSStefan Roese 	ushort	spi_rbase;	/* Rx Buffer descriptor base address */
633a47a12beSStefan Roese 	ushort	spi_tbase;	/* Tx Buffer descriptor base address */
634a47a12beSStefan Roese 	u_char	spi_rfcr;	/* Rx function code */
635a47a12beSStefan Roese 	u_char	spi_tfcr;	/* Tx function code */
636a47a12beSStefan Roese 	ushort	spi_mrblr;	/* Max receive buffer length */
637a47a12beSStefan Roese 	uint	spi_rstate;	/* Internal */
638a47a12beSStefan Roese 	uint	spi_rdp;	/* Internal */
639a47a12beSStefan Roese 	ushort	spi_rbptr;	/* Internal */
640a47a12beSStefan Roese 	ushort	spi_rbc;	/* Internal */
641a47a12beSStefan Roese 	uint	spi_rxtmp;	/* Internal */
642a47a12beSStefan Roese 	uint	spi_tstate;	/* Internal */
643a47a12beSStefan Roese 	uint	spi_tdp;	/* Internal */
644a47a12beSStefan Roese 	ushort	spi_tbptr;	/* Internal */
645a47a12beSStefan Roese 	ushort	spi_tbc;	/* Internal */
646a47a12beSStefan Roese 	uint	spi_txtmp;	/* Internal */
647a47a12beSStefan Roese 	uint	spi_res;	/* Tx temp. */
648a47a12beSStefan Roese 	uint	spi_res1[4];	/* SDMA temp. */
649a47a12beSStefan Roese } spi_t;
650a47a12beSStefan Roese 
651a47a12beSStefan Roese /* SPI Mode register.
652a47a12beSStefan Roese */
653a47a12beSStefan Roese #define SPMODE_LOOP	((ushort)0x4000)	/* Loopback */
654a47a12beSStefan Roese #define SPMODE_CI	((ushort)0x2000)	/* Clock Invert */
655a47a12beSStefan Roese #define SPMODE_CP	((ushort)0x1000)	/* Clock Phase */
656a47a12beSStefan Roese #define SPMODE_DIV16	((ushort)0x0800)	/* BRG/16 mode */
657a47a12beSStefan Roese #define SPMODE_REV	((ushort)0x0400)	/* Reversed Data */
658a47a12beSStefan Roese #define SPMODE_MSTR	((ushort)0x0200)	/* SPI Master */
659a47a12beSStefan Roese #define SPMODE_EN	((ushort)0x0100)	/* Enable */
660a47a12beSStefan Roese #define SPMODE_LENMSK	((ushort)0x00f0)	/* character length */
661a47a12beSStefan Roese #define SPMODE_PMMSK	((ushort)0x000f)	/* prescale modulus */
662a47a12beSStefan Roese 
663a47a12beSStefan Roese #define SPMODE_LEN(x)	((((x)-1)&0xF)<<4)
664a47a12beSStefan Roese #define SPMODE_PM(x)	((x) &0xF)
665a47a12beSStefan Roese 
666a47a12beSStefan Roese #define SPI_EB		((u_char)0x10)		/* big endian byte order */
667a47a12beSStefan Roese 
668a47a12beSStefan Roese #define BD_IIC_START	((ushort)0x0400)
669a47a12beSStefan Roese 
670a47a12beSStefan Roese /*-----------------------------------------------------------------------
671a47a12beSStefan Roese  * CMXFCR - CMX FCC Clock Route Register                                15-12
672a47a12beSStefan Roese  */
673a47a12beSStefan Roese #define CMXFCR_FC1         0x40000000   /* FCC1 connection              */
674a47a12beSStefan Roese #define CMXFCR_RF1CS_MSK   0x38000000   /* Receive FCC1 Clock Source Mask */
675a47a12beSStefan Roese #define CMXFCR_TF1CS_MSK   0x07000000   /* Transmit FCC1 Clock Source Mask */
676a47a12beSStefan Roese #define CMXFCR_FC2         0x00400000   /* FCC2 connection              */
677a47a12beSStefan Roese #define CMXFCR_RF2CS_MSK   0x00380000   /* Receive FCC2 Clock Source Mask */
678a47a12beSStefan Roese #define CMXFCR_TF2CS_MSK   0x00070000   /* Transmit FCC2 Clock Source Mask */
679a47a12beSStefan Roese #define CMXFCR_FC3         0x00004000   /* FCC3 connection              */
680a47a12beSStefan Roese #define CMXFCR_RF3CS_MSK   0x00003800   /* Receive FCC3 Clock Source Mask */
681a47a12beSStefan Roese #define CMXFCR_TF3CS_MSK   0x00000700   /* Transmit FCC3 Clock Source Mask */
682a47a12beSStefan Roese 
683a47a12beSStefan Roese #define CMXFCR_RF1CS_BRG5  0x00000000   /* Receive FCC1 Clock Source is BRG5 */
684a47a12beSStefan Roese #define CMXFCR_RF1CS_BRG6  0x08000000   /* Receive FCC1 Clock Source is BRG6 */
685a47a12beSStefan Roese #define CMXFCR_RF1CS_BRG7  0x10000000   /* Receive FCC1 Clock Source is BRG7 */
686a47a12beSStefan Roese #define CMXFCR_RF1CS_BRG8  0x18000000   /* Receive FCC1 Clock Source is BRG8 */
687a47a12beSStefan Roese #define CMXFCR_RF1CS_CLK9  0x20000000   /* Receive FCC1 Clock Source is CLK9 */
688a47a12beSStefan Roese #define CMXFCR_RF1CS_CLK10 0x28000000   /* Receive FCC1 Clock Source is CLK10 */
689a47a12beSStefan Roese #define CMXFCR_RF1CS_CLK11 0x30000000   /* Receive FCC1 Clock Source is CLK11 */
690a47a12beSStefan Roese #define CMXFCR_RF1CS_CLK12 0x38000000   /* Receive FCC1 Clock Source is CLK12 */
691a47a12beSStefan Roese 
692a47a12beSStefan Roese #define CMXFCR_TF1CS_BRG5  0x00000000   /* Transmit FCC1 Clock Source is BRG5 */
693a47a12beSStefan Roese #define CMXFCR_TF1CS_BRG6  0x01000000   /* Transmit FCC1 Clock Source is BRG6 */
694a47a12beSStefan Roese #define CMXFCR_TF1CS_BRG7  0x02000000   /* Transmit FCC1 Clock Source is BRG7 */
695a47a12beSStefan Roese #define CMXFCR_TF1CS_BRG8  0x03000000   /* Transmit FCC1 Clock Source is BRG8 */
696a47a12beSStefan Roese #define CMXFCR_TF1CS_CLK9  0x04000000   /* Transmit FCC1 Clock Source is CLK9 */
697a47a12beSStefan Roese #define CMXFCR_TF1CS_CLK10 0x05000000   /* Transmit FCC1 Clock Source is CLK10 */
698a47a12beSStefan Roese #define CMXFCR_TF1CS_CLK11 0x06000000   /* Transmit FCC1 Clock Source is CLK11 */
699a47a12beSStefan Roese #define CMXFCR_TF1CS_CLK12 0x07000000   /* Transmit FCC1 Clock Source is CLK12 */
700a47a12beSStefan Roese 
701a47a12beSStefan Roese #define CMXFCR_RF2CS_BRG5  0x00000000   /* Receive FCC2 Clock Source is BRG5 */
702a47a12beSStefan Roese #define CMXFCR_RF2CS_BRG6  0x00080000   /* Receive FCC2 Clock Source is BRG6 */
703a47a12beSStefan Roese #define CMXFCR_RF2CS_BRG7  0x00100000   /* Receive FCC2 Clock Source is BRG7 */
704a47a12beSStefan Roese #define CMXFCR_RF2CS_BRG8  0x00180000   /* Receive FCC2 Clock Source is BRG8 */
705a47a12beSStefan Roese #define CMXFCR_RF2CS_CLK13 0x00200000   /* Receive FCC2 Clock Source is CLK13 */
706a47a12beSStefan Roese #define CMXFCR_RF2CS_CLK14 0x00280000   /* Receive FCC2 Clock Source is CLK14 */
707a47a12beSStefan Roese #define CMXFCR_RF2CS_CLK15 0x00300000   /* Receive FCC2 Clock Source is CLK15 */
708a47a12beSStefan Roese #define CMXFCR_RF2CS_CLK16 0x00380000   /* Receive FCC2 Clock Source is CLK16 */
709a47a12beSStefan Roese 
710a47a12beSStefan Roese #define CMXFCR_TF2CS_BRG5  0x00000000   /* Transmit FCC2 Clock Source is BRG5 */
711a47a12beSStefan Roese #define CMXFCR_TF2CS_BRG6  0x00010000   /* Transmit FCC2 Clock Source is BRG6 */
712a47a12beSStefan Roese #define CMXFCR_TF2CS_BRG7  0x00020000   /* Transmit FCC2 Clock Source is BRG7 */
713a47a12beSStefan Roese #define CMXFCR_TF2CS_BRG8  0x00030000   /* Transmit FCC2 Clock Source is BRG8 */
714a47a12beSStefan Roese #define CMXFCR_TF2CS_CLK13 0x00040000   /* Transmit FCC2 Clock Source is CLK13 */
715a47a12beSStefan Roese #define CMXFCR_TF2CS_CLK14 0x00050000   /* Transmit FCC2 Clock Source is CLK14 */
716a47a12beSStefan Roese #define CMXFCR_TF2CS_CLK15 0x00060000   /* Transmit FCC2 Clock Source is CLK15 */
717a47a12beSStefan Roese #define CMXFCR_TF2CS_CLK16 0x00070000   /* Transmit FCC2 Clock Source is CLK16 */
718a47a12beSStefan Roese 
719a47a12beSStefan Roese #define CMXFCR_RF3CS_BRG5  0x00000000   /* Receive FCC3 Clock Source is BRG5 */
720a47a12beSStefan Roese #define CMXFCR_RF3CS_BRG6  0x00000800   /* Receive FCC3 Clock Source is BRG6 */
721a47a12beSStefan Roese #define CMXFCR_RF3CS_BRG7  0x00001000   /* Receive FCC3 Clock Source is BRG7 */
722a47a12beSStefan Roese #define CMXFCR_RF3CS_BRG8  0x00001800   /* Receive FCC3 Clock Source is BRG8 */
723a47a12beSStefan Roese #define CMXFCR_RF3CS_CLK13 0x00002000   /* Receive FCC3 Clock Source is CLK13 */
724a47a12beSStefan Roese #define CMXFCR_RF3CS_CLK14 0x00002800   /* Receive FCC3 Clock Source is CLK14 */
725a47a12beSStefan Roese #define CMXFCR_RF3CS_CLK15 0x00003000   /* Receive FCC3 Clock Source is CLK15 */
726a47a12beSStefan Roese #define CMXFCR_RF3CS_CLK16 0x00003800   /* Receive FCC3 Clock Source is CLK16 */
727a47a12beSStefan Roese 
728a47a12beSStefan Roese #define CMXFCR_TF3CS_BRG5  0x00000000   /* Transmit FCC3 Clock Source is BRG5 */
729a47a12beSStefan Roese #define CMXFCR_TF3CS_BRG6  0x00000100   /* Transmit FCC3 Clock Source is BRG6 */
730a47a12beSStefan Roese #define CMXFCR_TF3CS_BRG7  0x00000200   /* Transmit FCC3 Clock Source is BRG7 */
731a47a12beSStefan Roese #define CMXFCR_TF3CS_BRG8  0x00000300   /* Transmit FCC3 Clock Source is BRG8 */
732a47a12beSStefan Roese #define CMXFCR_TF3CS_CLK13 0x00000400   /* Transmit FCC3 Clock Source is CLK13 */
733a47a12beSStefan Roese #define CMXFCR_TF3CS_CLK14 0x00000500   /* Transmit FCC3 Clock Source is CLK14 */
734a47a12beSStefan Roese #define CMXFCR_TF3CS_CLK15 0x00000600   /* Transmit FCC3 Clock Source is CLK15 */
735a47a12beSStefan Roese #define CMXFCR_TF3CS_CLK16 0x00000700   /* Transmit FCC3 Clock Source is CLK16 */
736a47a12beSStefan Roese 
737a47a12beSStefan Roese /*-----------------------------------------------------------------------
738a47a12beSStefan Roese  * CMXSCR - CMX SCC Clock Route Register                                15-14
739a47a12beSStefan Roese  */
740a47a12beSStefan Roese #define CMXSCR_GR1         0x80000000   /* Grant Support of SCC1        */
741a47a12beSStefan Roese #define CMXSCR_SC1         0x40000000   /* SCC1 connection              */
742a47a12beSStefan Roese #define CMXSCR_RS1CS_MSK   0x38000000   /* Receive SCC1 Clock Source Mask */
743a47a12beSStefan Roese #define CMXSCR_TS1CS_MSK   0x07000000   /* Transmit SCC1 Clock Source Mask */
744a47a12beSStefan Roese #define CMXSCR_GR2         0x00800000   /* Grant Support of SCC2        */
745a47a12beSStefan Roese #define CMXSCR_SC2         0x00400000   /* SCC2 connection              */
746a47a12beSStefan Roese #define CMXSCR_RS2CS_MSK   0x00380000   /* Receive SCC2 Clock Source Mask */
747a47a12beSStefan Roese #define CMXSCR_TS2CS_MSK   0x00070000   /* Transmit SCC2 Clock Source Mask */
748a47a12beSStefan Roese #define CMXSCR_GR3         0x00008000   /* Grant Support of SCC3        */
749a47a12beSStefan Roese #define CMXSCR_SC3         0x00004000   /* SCC3 connection              */
750a47a12beSStefan Roese #define CMXSCR_RS3CS_MSK   0x00003800   /* Receive SCC3 Clock Source Mask */
751a47a12beSStefan Roese #define CMXSCR_TS3CS_MSK   0x00000700   /* Transmit SCC3 Clock Source Mask */
752a47a12beSStefan Roese #define CMXSCR_GR4         0x00000080   /* Grant Support of SCC4        */
753a47a12beSStefan Roese #define CMXSCR_SC4         0x00000040   /* SCC4 connection              */
754a47a12beSStefan Roese #define CMXSCR_RS4CS_MSK   0x00000038   /* Receive SCC4 Clock Source Mask */
755a47a12beSStefan Roese #define CMXSCR_TS4CS_MSK   0x00000007   /* Transmit SCC4 Clock Source Mask */
756a47a12beSStefan Roese 
757a47a12beSStefan Roese #define CMXSCR_RS1CS_BRG1  0x00000000   /* SCC1 Rx Clock Source is BRG1 */
758a47a12beSStefan Roese #define CMXSCR_RS1CS_BRG2  0x08000000   /* SCC1 Rx Clock Source is BRG2 */
759a47a12beSStefan Roese #define CMXSCR_RS1CS_BRG3  0x10000000   /* SCC1 Rx Clock Source is BRG3 */
760a47a12beSStefan Roese #define CMXSCR_RS1CS_BRG4  0x18000000   /* SCC1 Rx Clock Source is BRG4 */
761a47a12beSStefan Roese #define CMXSCR_RS1CS_CLK11 0x20000000   /* SCC1 Rx Clock Source is CLK11 */
762a47a12beSStefan Roese #define CMXSCR_RS1CS_CLK12 0x28000000   /* SCC1 Rx Clock Source is CLK12 */
763a47a12beSStefan Roese #define CMXSCR_RS1CS_CLK3  0x30000000   /* SCC1 Rx Clock Source is CLK3 */
764a47a12beSStefan Roese #define CMXSCR_RS1CS_CLK4  0x38000000   /* SCC1 Rx Clock Source is CLK4 */
765a47a12beSStefan Roese 
766a47a12beSStefan Roese #define CMXSCR_TS1CS_BRG1  0x00000000   /* SCC1 Tx Clock Source is BRG1 */
767a47a12beSStefan Roese #define CMXSCR_TS1CS_BRG2  0x01000000   /* SCC1 Tx Clock Source is BRG2 */
768a47a12beSStefan Roese #define CMXSCR_TS1CS_BRG3  0x02000000   /* SCC1 Tx Clock Source is BRG3 */
769a47a12beSStefan Roese #define CMXSCR_TS1CS_BRG4  0x03000000   /* SCC1 Tx Clock Source is BRG4 */
770a47a12beSStefan Roese #define CMXSCR_TS1CS_CLK11 0x04000000   /* SCC1 Tx Clock Source is CLK11 */
771a47a12beSStefan Roese #define CMXSCR_TS1CS_CLK12 0x05000000   /* SCC1 Tx Clock Source is CLK12 */
772a47a12beSStefan Roese #define CMXSCR_TS1CS_CLK3  0x06000000   /* SCC1 Tx Clock Source is CLK3 */
773a47a12beSStefan Roese #define CMXSCR_TS1CS_CLK4  0x07000000   /* SCC1 Tx Clock Source is CLK4 */
774a47a12beSStefan Roese 
775a47a12beSStefan Roese #define CMXSCR_RS2CS_BRG1  0x00000000   /* SCC2 Rx Clock Source is BRG1 */
776a47a12beSStefan Roese #define CMXSCR_RS2CS_BRG2  0x00080000   /* SCC2 Rx Clock Source is BRG2 */
777a47a12beSStefan Roese #define CMXSCR_RS2CS_BRG3  0x00100000   /* SCC2 Rx Clock Source is BRG3 */
778a47a12beSStefan Roese #define CMXSCR_RS2CS_BRG4  0x00180000   /* SCC2 Rx Clock Source is BRG4 */
779a47a12beSStefan Roese #define CMXSCR_RS2CS_CLK11 0x00200000   /* SCC2 Rx Clock Source is CLK11 */
780a47a12beSStefan Roese #define CMXSCR_RS2CS_CLK12 0x00280000   /* SCC2 Rx Clock Source is CLK12 */
781a47a12beSStefan Roese #define CMXSCR_RS2CS_CLK3  0x00300000   /* SCC2 Rx Clock Source is CLK3 */
782a47a12beSStefan Roese #define CMXSCR_RS2CS_CLK4  0x00380000   /* SCC2 Rx Clock Source is CLK4 */
783a47a12beSStefan Roese 
784a47a12beSStefan Roese #define CMXSCR_TS2CS_BRG1  0x00000000   /* SCC2 Tx Clock Source is BRG1 */
785a47a12beSStefan Roese #define CMXSCR_TS2CS_BRG2  0x00010000   /* SCC2 Tx Clock Source is BRG2 */
786a47a12beSStefan Roese #define CMXSCR_TS2CS_BRG3  0x00020000   /* SCC2 Tx Clock Source is BRG3 */
787a47a12beSStefan Roese #define CMXSCR_TS2CS_BRG4  0x00030000   /* SCC2 Tx Clock Source is BRG4 */
788a47a12beSStefan Roese #define CMXSCR_TS2CS_CLK11 0x00040000   /* SCC2 Tx Clock Source is CLK11 */
789a47a12beSStefan Roese #define CMXSCR_TS2CS_CLK12 0x00050000   /* SCC2 Tx Clock Source is CLK12 */
790a47a12beSStefan Roese #define CMXSCR_TS2CS_CLK3  0x00060000   /* SCC2 Tx Clock Source is CLK3 */
791a47a12beSStefan Roese #define CMXSCR_TS2CS_CLK4  0x00070000   /* SCC2 Tx Clock Source is CLK4 */
792a47a12beSStefan Roese 
793a47a12beSStefan Roese #define CMXSCR_RS3CS_BRG1  0x00000000   /* SCC3 Rx Clock Source is BRG1 */
794a47a12beSStefan Roese #define CMXSCR_RS3CS_BRG2  0x00000800   /* SCC3 Rx Clock Source is BRG2 */
795a47a12beSStefan Roese #define CMXSCR_RS3CS_BRG3  0x00001000   /* SCC3 Rx Clock Source is BRG3 */
796a47a12beSStefan Roese #define CMXSCR_RS3CS_BRG4  0x00001800   /* SCC3 Rx Clock Source is BRG4 */
797a47a12beSStefan Roese #define CMXSCR_RS3CS_CLK5  0x00002000   /* SCC3 Rx Clock Source is CLK5 */
798a47a12beSStefan Roese #define CMXSCR_RS3CS_CLK6  0x00002800   /* SCC3 Rx Clock Source is CLK6 */
799a47a12beSStefan Roese #define CMXSCR_RS3CS_CLK7  0x00003000   /* SCC3 Rx Clock Source is CLK7 */
800a47a12beSStefan Roese #define CMXSCR_RS3CS_CLK8  0x00003800   /* SCC3 Rx Clock Source is CLK8 */
801a47a12beSStefan Roese 
802a47a12beSStefan Roese #define CMXSCR_TS3CS_BRG1  0x00000000   /* SCC3 Tx Clock Source is BRG1 */
803a47a12beSStefan Roese #define CMXSCR_TS3CS_BRG2  0x00000100   /* SCC3 Tx Clock Source is BRG2 */
804a47a12beSStefan Roese #define CMXSCR_TS3CS_BRG3  0x00000200   /* SCC3 Tx Clock Source is BRG3 */
805a47a12beSStefan Roese #define CMXSCR_TS3CS_BRG4  0x00000300   /* SCC3 Tx Clock Source is BRG4 */
806a47a12beSStefan Roese #define CMXSCR_TS3CS_CLK5  0x00000400   /* SCC3 Tx Clock Source is CLK5 */
807a47a12beSStefan Roese #define CMXSCR_TS3CS_CLK6  0x00000500   /* SCC3 Tx Clock Source is CLK6 */
808a47a12beSStefan Roese #define CMXSCR_TS3CS_CLK7  0x00000600   /* SCC3 Tx Clock Source is CLK7 */
809a47a12beSStefan Roese #define CMXSCR_TS3CS_CLK8  0x00000700   /* SCC3 Tx Clock Source is CLK8 */
810a47a12beSStefan Roese 
811a47a12beSStefan Roese #define CMXSCR_RS4CS_BRG1  0x00000000   /* SCC4 Rx Clock Source is BRG1 */
812a47a12beSStefan Roese #define CMXSCR_RS4CS_BRG2  0x00000008   /* SCC4 Rx Clock Source is BRG2 */
813a47a12beSStefan Roese #define CMXSCR_RS4CS_BRG3  0x00000010   /* SCC4 Rx Clock Source is BRG3 */
814a47a12beSStefan Roese #define CMXSCR_RS4CS_BRG4  0x00000018   /* SCC4 Rx Clock Source is BRG4 */
815a47a12beSStefan Roese #define CMXSCR_RS4CS_CLK5  0x00000020   /* SCC4 Rx Clock Source is CLK5 */
816a47a12beSStefan Roese #define CMXSCR_RS4CS_CLK6  0x00000028   /* SCC4 Rx Clock Source is CLK6 */
817a47a12beSStefan Roese #define CMXSCR_RS4CS_CLK7  0x00000030   /* SCC4 Rx Clock Source is CLK7 */
818a47a12beSStefan Roese #define CMXSCR_RS4CS_CLK8  0x00000038   /* SCC4 Rx Clock Source is CLK8 */
819a47a12beSStefan Roese 
820a47a12beSStefan Roese #define CMXSCR_TS4CS_BRG1  0x00000000   /* SCC4 Tx Clock Source is BRG1 */
821a47a12beSStefan Roese #define CMXSCR_TS4CS_BRG2  0x00000001   /* SCC4 Tx Clock Source is BRG2 */
822a47a12beSStefan Roese #define CMXSCR_TS4CS_BRG3  0x00000002   /* SCC4 Tx Clock Source is BRG3 */
823a47a12beSStefan Roese #define CMXSCR_TS4CS_BRG4  0x00000003   /* SCC4 Tx Clock Source is BRG4 */
824a47a12beSStefan Roese #define CMXSCR_TS4CS_CLK5  0x00000004   /* SCC4 Tx Clock Source is CLK5 */
825a47a12beSStefan Roese #define CMXSCR_TS4CS_CLK6  0x00000005   /* SCC4 Tx Clock Source is CLK6 */
826a47a12beSStefan Roese #define CMXSCR_TS4CS_CLK7  0x00000006   /* SCC4 Tx Clock Source is CLK7 */
827a47a12beSStefan Roese #define CMXSCR_TS4CS_CLK8  0x00000007   /* SCC4 Tx Clock Source is CLK8 */
828a47a12beSStefan Roese 
829a47a12beSStefan Roese #endif /* __CPM_85XX__ */
830