1 /* 2 * Copyright 2011 Freescale Semiconductor, Inc. 3 * 4 * This program is free software; you can redistribute it and/or 5 * modify it under the terms of the GNU General Public License as 6 * published by the Free Software Foundation; either version 2 of 7 * the License, or (at your option) any later version. 8 * 9 * This program is distributed in the hope that it will be useful, 10 * but WITHOUT ANY WARRANTY; without even the implied warranty of 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12 * GNU General Public License for more details. 13 * 14 * You should have received a copy of the GNU General Public License 15 * along with this program; if not, write to the Free Software 16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 17 * MA 02111-1307 USA 18 * 19 */ 20 21 #ifndef _ASM_MPC85xx_CONFIG_H_ 22 #define _ASM_MPC85xx_CONFIG_H_ 23 24 /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */ 25 26 /* Number of TLB CAM entries we have on FSL Book-E chips */ 27 #if defined(CONFIG_E500MC) 28 #define CONFIG_SYS_NUM_TLBCAMS 64 29 #elif defined(CONFIG_E500) 30 #define CONFIG_SYS_NUM_TLBCAMS 16 31 #endif 32 33 #if defined(CONFIG_MPC8536) 34 #define CONFIG_MAX_CPUS 1 35 #define CONFIG_SYS_FSL_NUM_LAWS 12 36 #define CONFIG_SYS_FSL_SEC_COMPAT 2 37 38 #elif defined(CONFIG_MPC8540) 39 #define CONFIG_MAX_CPUS 1 40 #define CONFIG_SYS_FSL_NUM_LAWS 8 41 42 #elif defined(CONFIG_MPC8541) 43 #define CONFIG_MAX_CPUS 1 44 #define CONFIG_SYS_FSL_NUM_LAWS 8 45 #define CONFIG_SYS_FSL_SEC_COMPAT 2 46 47 #elif defined(CONFIG_MPC8544) 48 #define CONFIG_MAX_CPUS 1 49 #define CONFIG_SYS_FSL_NUM_LAWS 10 50 #define CONFIG_SYS_FSL_SEC_COMPAT 2 51 52 #elif defined(CONFIG_MPC8548) 53 #define CONFIG_MAX_CPUS 1 54 #define CONFIG_SYS_FSL_NUM_LAWS 10 55 #define CONFIG_SYS_FSL_SEC_COMPAT 2 56 57 #elif defined(CONFIG_MPC8555) 58 #define CONFIG_MAX_CPUS 1 59 #define CONFIG_SYS_FSL_NUM_LAWS 8 60 #define CONFIG_SYS_FSL_SEC_COMPAT 2 61 62 #elif defined(CONFIG_MPC8560) 63 #define CONFIG_MAX_CPUS 1 64 #define CONFIG_SYS_FSL_NUM_LAWS 8 65 66 #elif defined(CONFIG_MPC8568) 67 #define CONFIG_MAX_CPUS 1 68 #define CONFIG_SYS_FSL_NUM_LAWS 10 69 #define CONFIG_SYS_FSL_SEC_COMPAT 2 70 #define QE_MURAM_SIZE 0x10000UL 71 #define MAX_QE_RISC 2 72 #define QE_NUM_OF_SNUM 28 73 74 #elif defined(CONFIG_MPC8569) 75 #define CONFIG_MAX_CPUS 1 76 #define CONFIG_SYS_FSL_NUM_LAWS 10 77 #define CONFIG_SYS_FSL_SEC_COMPAT 2 78 #define QE_MURAM_SIZE 0x20000UL 79 #define MAX_QE_RISC 4 80 #define QE_NUM_OF_SNUM 46 81 82 #elif defined(CONFIG_MPC8572) 83 #define CONFIG_MAX_CPUS 2 84 #define CONFIG_SYS_FSL_NUM_LAWS 12 85 #define CONFIG_SYS_FSL_SEC_COMPAT 2 86 #define CONFIG_SYS_FSL_ERRATUM_DDR_115 87 #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 88 89 #elif defined(CONFIG_P1010) 90 #define CONFIG_MAX_CPUS 1 91 #define CONFIG_SYS_FSL_NUM_LAWS 12 92 #define CONFIG_TSECV2 93 #define CONFIG_SYS_FSL_SEC_COMPAT 4 94 #define CONFIG_FSL_SATA_V2 95 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 96 #define CONFIG_NUM_DDR_CONTROLLERS 1 97 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 98 99 /* P1011 is single core version of P1020 */ 100 #elif defined(CONFIG_P1011) 101 #define CONFIG_MAX_CPUS 1 102 #define CONFIG_SYS_FSL_NUM_LAWS 12 103 #define CONFIG_TSECV2 104 #define CONFIG_FSL_PCIE_DISABLE_ASPM 105 #define CONFIG_SYS_FSL_SEC_COMPAT 2 106 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 107 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 108 109 /* P1012 is single core version of P1021 */ 110 #elif defined(CONFIG_P1012) 111 #define CONFIG_MAX_CPUS 1 112 #define CONFIG_SYS_FSL_NUM_LAWS 12 113 #define CONFIG_TSECV2 114 #define CONFIG_FSL_PCIE_DISABLE_ASPM 115 #define CONFIG_SYS_FSL_SEC_COMPAT 2 116 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 117 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 118 119 /* P1013 is single core version of P1022 */ 120 #elif defined(CONFIG_P1013) 121 #define CONFIG_MAX_CPUS 1 122 #define CONFIG_SYS_FSL_NUM_LAWS 12 123 #define CONFIG_TSECV2 124 #define CONFIG_SYS_FSL_SEC_COMPAT 2 125 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 126 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 127 #define CONFIG_FSL_SATA_ERRATUM_A001 128 129 #elif defined(CONFIG_P1014) 130 #define CONFIG_MAX_CPUS 1 131 #define CONFIG_SYS_FSL_NUM_LAWS 12 132 #define CONFIG_TSECV2 133 #define CONFIG_SYS_FSL_SEC_COMPAT 4 134 #define CONFIG_FSL_SATA_V2 135 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 136 #define CONFIG_NUM_DDR_CONTROLLERS 1 137 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 138 139 /* P1015 is single core version of P1024 */ 140 #elif defined(CONFIG_P1015) 141 #define CONFIG_MAX_CPUS 1 142 #define CONFIG_SYS_FSL_NUM_LAWS 12 143 #define CONFIG_TSECV2 144 #define CONFIG_FSL_PCIE_DISABLE_ASPM 145 #define CONFIG_SYS_FSL_SEC_COMPAT 2 146 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 147 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 148 149 /* P1016 is single core version of P1025 */ 150 #elif defined(CONFIG_P1016) 151 #define CONFIG_MAX_CPUS 1 152 #define CONFIG_SYS_FSL_NUM_LAWS 12 153 #define CONFIG_TSECV2 154 #define CONFIG_FSL_PCIE_DISABLE_ASPM 155 #define CONFIG_SYS_FSL_SEC_COMPAT 2 156 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 157 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 158 159 /* P1017 is single core version of P1023 */ 160 #elif defined(CONFIG_P1017) 161 #define CONFIG_MAX_CPUS 1 162 #define CONFIG_SYS_FSL_NUM_LAWS 12 163 #define CONFIG_SYS_FSL_SEC_COMPAT 4 164 #define CONFIG_SYS_NUM_FMAN 1 165 #define CONFIG_SYS_NUM_FM1_DTSEC 2 166 #define CONFIG_NUM_DDR_CONTROLLERS 1 167 #define CONFIG_SYS_QMAN_NUM_PORTALS 3 168 #define CONFIG_SYS_BMAN_NUM_PORTALS 3 169 #define CONFIG_SYS_FM_MURAM_SIZE 0x10000 170 171 #elif defined(CONFIG_P1020) 172 #define CONFIG_MAX_CPUS 2 173 #define CONFIG_SYS_FSL_NUM_LAWS 12 174 #define CONFIG_TSECV2 175 #define CONFIG_FSL_PCIE_DISABLE_ASPM 176 #define CONFIG_SYS_FSL_SEC_COMPAT 2 177 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 178 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 179 180 #elif defined(CONFIG_P1021) 181 #define CONFIG_MAX_CPUS 2 182 #define CONFIG_SYS_FSL_NUM_LAWS 12 183 #define CONFIG_TSECV2 184 #define CONFIG_FSL_PCIE_DISABLE_ASPM 185 #define CONFIG_SYS_FSL_SEC_COMPAT 2 186 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 187 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 188 189 #elif defined(CONFIG_P1022) 190 #define CONFIG_MAX_CPUS 2 191 #define CONFIG_SYS_FSL_NUM_LAWS 12 192 #define CONFIG_TSECV2 193 #define CONFIG_SYS_FSL_SEC_COMPAT 2 194 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 195 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 196 #define CONFIG_FSL_SATA_ERRATUM_A001 197 198 #elif defined(CONFIG_P1023) 199 #define CONFIG_MAX_CPUS 2 200 #define CONFIG_SYS_FSL_NUM_LAWS 12 201 #define CONFIG_SYS_FSL_SEC_COMPAT 4 202 #define CONFIG_SYS_NUM_FMAN 1 203 #define CONFIG_SYS_NUM_FM1_DTSEC 2 204 #define CONFIG_NUM_DDR_CONTROLLERS 1 205 #define CONFIG_SYS_QMAN_NUM_PORTALS 3 206 #define CONFIG_SYS_BMAN_NUM_PORTALS 3 207 #define CONFIG_SYS_FM_MURAM_SIZE 0x10000 208 209 /* P1024 is lower end variant of P1020 */ 210 #elif defined(CONFIG_P1024) 211 #define CONFIG_MAX_CPUS 2 212 #define CONFIG_SYS_FSL_NUM_LAWS 12 213 #define CONFIG_TSECV2 214 #define CONFIG_FSL_PCIE_DISABLE_ASPM 215 #define CONFIG_SYS_FSL_SEC_COMPAT 2 216 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 217 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 218 219 /* P1025 is lower end variant of P1021 */ 220 #elif defined(CONFIG_P1025) 221 #define CONFIG_MAX_CPUS 2 222 #define CONFIG_SYS_FSL_NUM_LAWS 12 223 #define CONFIG_TSECV2 224 #define CONFIG_FSL_PCIE_DISABLE_ASPM 225 #define CONFIG_SYS_FSL_SEC_COMPAT 2 226 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 227 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 228 229 /* P2010 is single core version of P2020 */ 230 #elif defined(CONFIG_P2010) 231 #define CONFIG_MAX_CPUS 1 232 #define CONFIG_SYS_FSL_NUM_LAWS 12 233 #define CONFIG_SYS_FSL_SEC_COMPAT 2 234 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 235 #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 236 237 #elif defined(CONFIG_P2020) 238 #define CONFIG_MAX_CPUS 2 239 #define CONFIG_SYS_FSL_NUM_LAWS 12 240 #define CONFIG_SYS_FSL_SEC_COMPAT 2 241 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 242 #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 243 244 #elif defined(CONFIG_PPC_P2040) 245 #define CONFIG_MAX_CPUS 4 246 #define CONFIG_SYS_FSL_NUM_LAWS 32 247 #define CONFIG_SYS_FSL_SEC_COMPAT 4 248 #define CONFIG_SYS_NUM_FMAN 1 249 #define CONFIG_SYS_NUM_FM1_DTSEC 5 250 #define CONFIG_NUM_DDR_CONTROLLERS 1 251 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 252 253 #elif defined(CONFIG_PPC_P3041) 254 #define CONFIG_MAX_CPUS 4 255 #define CONFIG_SYS_FSL_NUM_LAWS 32 256 #define CONFIG_SYS_FSL_SEC_COMPAT 4 257 #define CONFIG_SYS_NUM_FMAN 1 258 #define CONFIG_SYS_NUM_FM1_DTSEC 5 259 #define CONFIG_SYS_NUM_FM1_10GEC 1 260 #define CONFIG_NUM_DDR_CONTROLLERS 1 261 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 262 263 #elif defined(CONFIG_PPC_P4040) 264 #define CONFIG_MAX_CPUS 4 265 #define CONFIG_SYS_FSL_NUM_LAWS 32 266 #define CONFIG_SYS_FSL_SEC_COMPAT 4 267 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 268 269 #elif defined(CONFIG_PPC_P4080) 270 #define CONFIG_MAX_CPUS 8 271 #define CONFIG_SYS_FSL_NUM_LAWS 32 272 #define CONFIG_SYS_FSL_SEC_COMPAT 4 273 #define CONFIG_SYS_NUM_FMAN 2 274 #define CONFIG_SYS_NUM_FM1_DTSEC 4 275 #define CONFIG_SYS_NUM_FM2_DTSEC 4 276 #define CONFIG_SYS_NUM_FM1_10GEC 1 277 #define CONFIG_SYS_NUM_FM2_10GEC 1 278 #define CONFIG_NUM_DDR_CONTROLLERS 2 279 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 280 #define CONFIG_SYS_FSL_ERRATUM_CPC_A002 281 #define CONFIG_SYS_FSL_ERRATUM_CPC_A003 282 #define CONFIG_SYS_FSL_ERRATUM_DDR_A003 283 #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 284 #define CONFIG_SYS_FSL_ERRATUM_ESDHC111 285 #define CONFIG_SYS_FSL_ERRATUM_ESDHC135 286 #define CONFIG_SYS_FSL_ERRATUM_ESDHC136 287 #define CONFIG_SYS_P4080_ERRATUM_CPU22 288 #define CONFIG_SYS_P4080_ERRATUM_SERDES8 289 290 /* P5010 is single core version of P5020 */ 291 #elif defined(CONFIG_PPC_P5010) 292 #define CONFIG_MAX_CPUS 1 293 #define CONFIG_SYS_FSL_NUM_LAWS 32 294 #define CONFIG_SYS_FSL_SEC_COMPAT 4 295 #define CONFIG_SYS_NUM_FMAN 1 296 #define CONFIG_SYS_NUM_FM1_DTSEC 5 297 #define CONFIG_SYS_NUM_FM1_10GEC 1 298 #define CONFIG_NUM_DDR_CONTROLLERS 1 299 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 300 301 #elif defined(CONFIG_PPC_P5020) 302 #define CONFIG_MAX_CPUS 2 303 #define CONFIG_SYS_FSL_NUM_LAWS 32 304 #define CONFIG_SYS_FSL_SEC_COMPAT 4 305 #define CONFIG_SYS_NUM_FMAN 1 306 #define CONFIG_SYS_NUM_FM1_DTSEC 5 307 #define CONFIG_SYS_NUM_FM1_10GEC 1 308 #define CONFIG_NUM_DDR_CONTROLLERS 2 309 #define CONFIG_SYS_FM_MURAM_SIZE 0x28000 310 311 #else 312 #error Processor type not defined for this platform 313 #endif 314 315 #endif /* _ASM_MPC85xx_CONFIG_H_ */ 316