xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc8xxx/fsl_lbc.c (revision 5b8031ccb4ed6e84457d883198d77efc307085dc)
1f51cdaf1SBecky Bruce /*
2f133796dSKumar Gala  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3f51cdaf1SBecky Bruce  *
4*5b8031ccSTom Rini  * SPDX-License-Identifier:	GPL-2.0
5f51cdaf1SBecky Bruce  */
6f51cdaf1SBecky Bruce 
7f51cdaf1SBecky Bruce #include <common.h>
8f51cdaf1SBecky Bruce #include <asm/fsl_lbc.h>
9f51cdaf1SBecky Bruce 
1038dba0c2SBecky Bruce #ifdef CONFIG_MPC85xx
1138dba0c2SBecky Bruce /* Boards should provide their own version of this if they use lbc sdram */
__lbc_sdram_init(void)122ed2e912SKim Phillips static void __lbc_sdram_init(void)
1338dba0c2SBecky Bruce {
1438dba0c2SBecky Bruce 	/* Do nothing */
1538dba0c2SBecky Bruce }
1670961ba4SBecky Bruce void lbc_sdram_init(void) __attribute__((weak, alias("__lbc_sdram_init")));
1738dba0c2SBecky Bruce #endif
1838dba0c2SBecky Bruce 
1938dba0c2SBecky Bruce 
print_lbc_regs(void)20f51cdaf1SBecky Bruce void print_lbc_regs(void)
21f51cdaf1SBecky Bruce {
22f51cdaf1SBecky Bruce 	int i;
23f51cdaf1SBecky Bruce 
24f51cdaf1SBecky Bruce 	printf("\nLocal Bus Controller Registers\n");
25f51cdaf1SBecky Bruce 	for (i = 0; i < 8; i++) {
26f51cdaf1SBecky Bruce 		printf("BR%d\t0x%08X\tOR%d\t0x%08X\n",
27f51cdaf1SBecky Bruce 		       i, get_lbc_br(i), i, get_lbc_or(i));
28f51cdaf1SBecky Bruce 	}
293dc23c7cSPaul Gortmaker 	printf("LBCR\t0x%08X\tLCRR\t0x%08X\n",
303dc23c7cSPaul Gortmaker 		       get_lbc_lbcr(), get_lbc_lcrr());
31f51cdaf1SBecky Bruce }
32f51cdaf1SBecky Bruce 
init_early_memctl_regs(void)33f51cdaf1SBecky Bruce void init_early_memctl_regs(void)
34f51cdaf1SBecky Bruce {
35f51cdaf1SBecky Bruce 	uint init_br1 = 1;
36f51cdaf1SBecky Bruce 
37f133796dSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ELBC_A001
38f133796dSKumar Gala 	/* Set the local bus monitor timeout value to the maximum */
39f133796dSKumar Gala 	clrsetbits_be32(&(LBC_BASE_ADDR)->lbcr, LBCR_BMT|LBCR_BMTPS, 0xf);
40f133796dSKumar Gala #endif
41f133796dSKumar Gala 
42f51cdaf1SBecky Bruce #ifdef CONFIG_MPC85xx
43f51cdaf1SBecky Bruce 	/* if cs1 is already set via debugger, leave cs0/cs1 alone */
44f51cdaf1SBecky Bruce 	if (get_lbc_br(1) & BR_V)
45f51cdaf1SBecky Bruce 		init_br1 = 0;
46f51cdaf1SBecky Bruce #endif
47f51cdaf1SBecky Bruce 
48f51cdaf1SBecky Bruce 	/*
49f51cdaf1SBecky Bruce 	 * Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
50f51cdaf1SBecky Bruce 	 * preliminary addresses - these have to be modified later
51f51cdaf1SBecky Bruce 	 * when FLASH size has been determined
52f51cdaf1SBecky Bruce 	 */
53f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_OR0_REMAP)
54f51cdaf1SBecky Bruce 	set_lbc_or(0, CONFIG_SYS_OR0_REMAP);
55f51cdaf1SBecky Bruce #endif
56f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_OR1_REMAP)
57f51cdaf1SBecky Bruce 	set_lbc_or(1, CONFIG_SYS_OR1_REMAP);
58f51cdaf1SBecky Bruce #endif
59f51cdaf1SBecky Bruce 	/* now restrict to preliminary range */
60f51cdaf1SBecky Bruce 	if (init_br1) {
619829feffSKumar Gala #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
62f51cdaf1SBecky Bruce 		set_lbc_br(0, CONFIG_SYS_BR0_PRELIM);
63f51cdaf1SBecky Bruce 		set_lbc_or(0, CONFIG_SYS_OR0_PRELIM);
649829feffSKumar Gala #endif
65f51cdaf1SBecky Bruce 
66f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
67f51cdaf1SBecky Bruce 		set_lbc_or(1, CONFIG_SYS_OR1_PRELIM);
68f51cdaf1SBecky Bruce 		set_lbc_br(1, CONFIG_SYS_BR1_PRELIM);
69f51cdaf1SBecky Bruce #endif
70f51cdaf1SBecky Bruce 	}
71f51cdaf1SBecky Bruce 
72f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
73f51cdaf1SBecky Bruce 	set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
74f51cdaf1SBecky Bruce 	set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
75f51cdaf1SBecky Bruce #endif
76f51cdaf1SBecky Bruce 
77f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
78f51cdaf1SBecky Bruce 	set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
79f51cdaf1SBecky Bruce 	set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
80f51cdaf1SBecky Bruce #endif
81f51cdaf1SBecky Bruce 
82f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
83f51cdaf1SBecky Bruce 	set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
84f51cdaf1SBecky Bruce 	set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
85f51cdaf1SBecky Bruce #endif
86f51cdaf1SBecky Bruce 
87f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
88f51cdaf1SBecky Bruce 	set_lbc_or(5, CONFIG_SYS_OR5_PRELIM);
89f51cdaf1SBecky Bruce 	set_lbc_br(5, CONFIG_SYS_BR5_PRELIM);
90f51cdaf1SBecky Bruce #endif
91f51cdaf1SBecky Bruce 
92f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
93f51cdaf1SBecky Bruce 	set_lbc_or(6, CONFIG_SYS_OR6_PRELIM);
94f51cdaf1SBecky Bruce 	set_lbc_br(6, CONFIG_SYS_BR6_PRELIM);
95f51cdaf1SBecky Bruce #endif
96f51cdaf1SBecky Bruce 
97f51cdaf1SBecky Bruce #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
98f51cdaf1SBecky Bruce 	set_lbc_or(7, CONFIG_SYS_OR7_PRELIM);
99f51cdaf1SBecky Bruce 	set_lbc_br(7, CONFIG_SYS_BR7_PRELIM);
100f51cdaf1SBecky Bruce #endif
101f51cdaf1SBecky Bruce }
102f2d9a5daSBecky Bruce 
103f2d9a5daSBecky Bruce /*
104f2d9a5daSBecky Bruce  * Configures a UPM. The function requires the respective MxMR to be set
105f2d9a5daSBecky Bruce  * before calling this function. "size" is the number or entries, not a sizeof.
106f2d9a5daSBecky Bruce  */
upmconfig(uint upm,uint * table,uint size)107f2d9a5daSBecky Bruce void upmconfig(uint upm, uint *table, uint size)
108f2d9a5daSBecky Bruce {
109f2d9a5daSBecky Bruce 	fsl_lbc_t *lbc = LBC_BASE_ADDR;
110e55d637aSKumar Gala 	int i, mad, old_mad = 0;
111f2d9a5daSBecky Bruce 	u32 mask = (~MxMR_OP_MSK & ~MxMR_MAD_MSK);
112f2d9a5daSBecky Bruce 	u32 msel = BR_UPMx_TO_MSEL(upm);
113f2d9a5daSBecky Bruce 	u32 *mxmr = &lbc->mamr + upm;
114f2d9a5daSBecky Bruce 	volatile u8 *dummy = NULL;
115f2d9a5daSBecky Bruce 
116f2d9a5daSBecky Bruce 	if (upm < UPMA || upm > UPMC) {
117f2d9a5daSBecky Bruce 		printf("Error: %s() Bad UPM index %d\n", __func__, upm);
118f2d9a5daSBecky Bruce 		hang();
119f2d9a5daSBecky Bruce 	}
120f2d9a5daSBecky Bruce 
121f2d9a5daSBecky Bruce 	/*
122f2d9a5daSBecky Bruce 	 * Find the address for the dummy write - scan all of the BRs until we
123f2d9a5daSBecky Bruce 	 * find one matching the UPM and extract the base address bits from it.
124f2d9a5daSBecky Bruce 	 */
125f2d9a5daSBecky Bruce 	for (i = 0; i < 8; i++) {
126f2d9a5daSBecky Bruce 		if ((get_lbc_br(i) & (BR_V | BR_MSEL)) == (BR_V | msel)) {
127f2d9a5daSBecky Bruce 			dummy = (volatile u8 *)(get_lbc_br(i) & BR_BA);
128f2d9a5daSBecky Bruce 			break;
129f2d9a5daSBecky Bruce 		}
130f2d9a5daSBecky Bruce 	}
131f2d9a5daSBecky Bruce 
132f2d9a5daSBecky Bruce 	if (!dummy) {
133f2d9a5daSBecky Bruce 		printf("Error: %s() No matching BR\n", __func__);
134f2d9a5daSBecky Bruce 		hang();
135f2d9a5daSBecky Bruce 	}
136f2d9a5daSBecky Bruce 
137f2d9a5daSBecky Bruce 	/* Program UPM using steps outlined by the reference manual */
138f2d9a5daSBecky Bruce 	for (i = 0; i < size; i++) {
139f2d9a5daSBecky Bruce 		out_be32(mxmr, (in_be32(mxmr) & mask) | MxMR_OP_WARR | i);
140f2d9a5daSBecky Bruce 		out_be32(&lbc->mdr, table[i]);
141e55d637aSKumar Gala 		(void)in_be32(&lbc->mdr);
142f2d9a5daSBecky Bruce 		*dummy = 0;
143f2d9a5daSBecky Bruce 		do {
144f2d9a5daSBecky Bruce 			mad = in_be32(mxmr) & MxMR_MAD_MSK;
145f2d9a5daSBecky Bruce 		} while (mad <= old_mad && !(!mad && i == (size-1)));
146f2d9a5daSBecky Bruce 		old_mad = mad;
147f2d9a5daSBecky Bruce 	}
148f2d9a5daSBecky Bruce 
149f2d9a5daSBecky Bruce 	/* Return to normal operation */
150f2d9a5daSBecky Bruce 	out_be32(mxmr, (in_be32(mxmr) & mask) | MxMR_OP_NORM);
151f2d9a5daSBecky Bruce }
152