170ea7f82SKumar Gala /*
2b03a466dSPrabhakar Kushwaha * Copyright 2010-2011 Freescale Semiconductor, Inc.
370ea7f82SKumar Gala *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
570ea7f82SKumar Gala */
670ea7f82SKumar Gala
770ea7f82SKumar Gala #include <config.h>
870ea7f82SKumar Gala #include <common.h>
970ea7f82SKumar Gala #include <asm/io.h>
1070ea7f82SKumar Gala #include <asm/immap_85xx.h>
1170ea7f82SKumar Gala #include <asm/fsl_serdes.h>
1270ea7f82SKumar Gala
13b03a466dSPrabhakar Kushwaha typedef struct serdes_85xx {
14b03a466dSPrabhakar Kushwaha u32 srdscr0; /* 0x00 - SRDS Control Register 0 */
15b03a466dSPrabhakar Kushwaha u32 srdscr1; /* 0x04 - SRDS Control Register 1 */
16b03a466dSPrabhakar Kushwaha u32 srdscr2; /* 0x08 - SRDS Control Register 2 */
17b03a466dSPrabhakar Kushwaha u32 srdscr3; /* 0x0C - SRDS Control Register 3 */
18b03a466dSPrabhakar Kushwaha u32 srdscr4; /* 0x10 - SRDS Control Register 4 */
19b03a466dSPrabhakar Kushwaha } serdes_85xx_t;
20b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR3_EIC0(x) (((x) & 0x1f) << 8)
21b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR3_EIC0_MASK FSL_SRDSCR3_EIC0(0x1f)
22b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR3_EIC1(x) (((x) & 0x1f) << 0)
23b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR3_EIC1_MASK FSL_SRDSCR3_EIC1(0x1f)
24b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR4_EIC2(x) (((x) & 0x1f) << 8)
25b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR4_EIC2_MASK FSL_SRDSCR4_EIC2(0x1f)
26b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR4_EIC3(x) (((x) & 0x1f) << 0)
27b03a466dSPrabhakar Kushwaha #define FSL_SRDSCR4_EIC3_MASK FSL_SRDSCR4_EIC3(0x1f)
28b03a466dSPrabhakar Kushwaha #define EIC_PCIE 0x13
29b03a466dSPrabhakar Kushwaha #define EIC_SGMII 0x04
30b03a466dSPrabhakar Kushwaha
3170ea7f82SKumar Gala #define SRDS1_MAX_LANES 4
3270ea7f82SKumar Gala
3370ea7f82SKumar Gala static u32 serdes1_prtcl_map;
3470ea7f82SKumar Gala
3570ea7f82SKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
3670ea7f82SKumar Gala [0x0] = {PCIE1, NONE, NONE, NONE},
3770ea7f82SKumar Gala [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1},
3870ea7f82SKumar Gala [0xe] = {PCIE1, PCIE2, SGMII_TSEC2, SGMII_TSEC3},
3970ea7f82SKumar Gala [0xf] = {PCIE1, PCIE1, SGMII_TSEC2, SGMII_TSEC3},
4070ea7f82SKumar Gala };
4170ea7f82SKumar Gala
is_serdes_configured(enum srds_prtcl prtcl)4270ea7f82SKumar Gala int is_serdes_configured(enum srds_prtcl prtcl)
4370ea7f82SKumar Gala {
44*71fe2225SHou Zhiqiang if (!(serdes1_prtcl_map & (1 << NONE)))
45*71fe2225SHou Zhiqiang fsl_serdes_init();
46*71fe2225SHou Zhiqiang
4770ea7f82SKumar Gala return (1 << prtcl) & serdes1_prtcl_map;
4870ea7f82SKumar Gala }
4970ea7f82SKumar Gala
fsl_serdes_init(void)5070ea7f82SKumar Gala void fsl_serdes_init(void)
5170ea7f82SKumar Gala {
5270ea7f82SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
53b03a466dSPrabhakar Kushwaha serdes_85xx_t *serdes = (void *)CONFIG_SYS_MPC85xx_SERDES1_ADDR;
54b03a466dSPrabhakar Kushwaha
5570ea7f82SKumar Gala u32 pordevsr = in_be32(&gur->pordevsr);
5670ea7f82SKumar Gala u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
5770ea7f82SKumar Gala MPC85xx_PORDEVSR_IO_SEL_SHIFT;
5870ea7f82SKumar Gala int lane;
59b03a466dSPrabhakar Kushwaha u32 mask, val;
6070ea7f82SKumar Gala
61*71fe2225SHou Zhiqiang if (serdes1_prtcl_map & (1 << NONE))
62*71fe2225SHou Zhiqiang return;
63*71fe2225SHou Zhiqiang
6470ea7f82SKumar Gala debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
6570ea7f82SKumar Gala
66e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
6770ea7f82SKumar Gala printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
6870ea7f82SKumar Gala return;
6970ea7f82SKumar Gala }
7070ea7f82SKumar Gala
7170ea7f82SKumar Gala for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
7270ea7f82SKumar Gala enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
7370ea7f82SKumar Gala serdes1_prtcl_map |= (1 << lane_prtcl);
7470ea7f82SKumar Gala }
75b03a466dSPrabhakar Kushwaha
76*71fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
77*71fe2225SHou Zhiqiang serdes1_prtcl_map |= (1 << NONE);
78*71fe2225SHou Zhiqiang
79b03a466dSPrabhakar Kushwaha /* Init SERDES Receiver electrical idle detection control for PCIe */
80b03a466dSPrabhakar Kushwaha
81b03a466dSPrabhakar Kushwaha /* Lane 0 is always PCIe 1 */
82b03a466dSPrabhakar Kushwaha mask = FSL_SRDSCR3_EIC0_MASK;
83b03a466dSPrabhakar Kushwaha val = FSL_SRDSCR3_EIC0(EIC_PCIE);
84b03a466dSPrabhakar Kushwaha
85b03a466dSPrabhakar Kushwaha /* Lane 1 */
86b03a466dSPrabhakar Kushwaha if ((serdes1_cfg_tbl[srds_cfg][1] == PCIE1) ||
87b03a466dSPrabhakar Kushwaha (serdes1_cfg_tbl[srds_cfg][1] == PCIE2)) {
88b03a466dSPrabhakar Kushwaha mask |= FSL_SRDSCR3_EIC1_MASK;
89b03a466dSPrabhakar Kushwaha val |= FSL_SRDSCR3_EIC1(EIC_PCIE);
90b03a466dSPrabhakar Kushwaha }
91b03a466dSPrabhakar Kushwaha
92b03a466dSPrabhakar Kushwaha /* Handle lanes 0 & 1 */
93b03a466dSPrabhakar Kushwaha clrsetbits_be32(&serdes->srdscr3, mask, val);
94b03a466dSPrabhakar Kushwaha
95b03a466dSPrabhakar Kushwaha /* Handle lanes 2 & 3 */
96b03a466dSPrabhakar Kushwaha if (srds_cfg == 0x6) {
97b03a466dSPrabhakar Kushwaha mask = FSL_SRDSCR4_EIC2_MASK | FSL_SRDSCR4_EIC3_MASK;
98b03a466dSPrabhakar Kushwaha val = FSL_SRDSCR4_EIC2(EIC_PCIE) | FSL_SRDSCR4_EIC3(EIC_PCIE);
99b03a466dSPrabhakar Kushwaha clrsetbits_be32(&serdes->srdscr4, mask, val);
100b03a466dSPrabhakar Kushwaha }
101b03a466dSPrabhakar Kushwaha
102b03a466dSPrabhakar Kushwaha /* 100 ms delay */
103b03a466dSPrabhakar Kushwaha udelay(100000);
10470ea7f82SKumar Gala }
105