128747f9bSPrabhakar Kushwaha /*
228747f9bSPrabhakar Kushwaha * Copyright 2011 Freescale Semiconductor, Inc.
328747f9bSPrabhakar Kushwaha * Author: Prabhakar Kushwaha <prabhakar@freescale.com>
428747f9bSPrabhakar Kushwaha *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
628747f9bSPrabhakar Kushwaha */
728747f9bSPrabhakar Kushwaha
828747f9bSPrabhakar Kushwaha #include <config.h>
928747f9bSPrabhakar Kushwaha #include <common.h>
1028747f9bSPrabhakar Kushwaha #include <asm/io.h>
1128747f9bSPrabhakar Kushwaha #include <asm/immap_85xx.h>
1228747f9bSPrabhakar Kushwaha #include <asm/fsl_serdes.h>
1328747f9bSPrabhakar Kushwaha
1428747f9bSPrabhakar Kushwaha #define SRDS1_MAX_LANES 4
1528747f9bSPrabhakar Kushwaha #define SRDS2_MAX_LANES 2
1628747f9bSPrabhakar Kushwaha
1728747f9bSPrabhakar Kushwaha static u32 serdes1_prtcl_map, serdes2_prtcl_map;
1828747f9bSPrabhakar Kushwaha
1928747f9bSPrabhakar Kushwaha static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
2028747f9bSPrabhakar Kushwaha [0x00] = {NONE, NONE, NONE, NONE},
2128747f9bSPrabhakar Kushwaha [0x01] = {PCIE1, PCIE2, SGMII_TSEC2, SGMII_TSEC3},
2228747f9bSPrabhakar Kushwaha [0x02] = {PCIE1, SGMII_TSEC1, SGMII_TSEC2, SGMII_TSEC3},
2328747f9bSPrabhakar Kushwaha [0x03] = {NONE, SGMII_TSEC1, SGMII_TSEC2, SGMII_TSEC3},
2428747f9bSPrabhakar Kushwaha };
2528747f9bSPrabhakar Kushwaha
2628747f9bSPrabhakar Kushwaha static const u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
2728747f9bSPrabhakar Kushwaha [0x00] = {NONE, NONE},
2828747f9bSPrabhakar Kushwaha [0x01] = {SATA1, SATA2},
2928747f9bSPrabhakar Kushwaha [0x02] = {SATA1, SATA2},
3028747f9bSPrabhakar Kushwaha [0x03] = {PCIE1, PCIE2},
3128747f9bSPrabhakar Kushwaha };
3228747f9bSPrabhakar Kushwaha
3328747f9bSPrabhakar Kushwaha
is_serdes_configured(enum srds_prtcl device)3428747f9bSPrabhakar Kushwaha int is_serdes_configured(enum srds_prtcl device)
3528747f9bSPrabhakar Kushwaha {
36*71fe2225SHou Zhiqiang int ret;
37*71fe2225SHou Zhiqiang
38*71fe2225SHou Zhiqiang if (!(serdes1_prtcl_map & (1 << NONE)))
39*71fe2225SHou Zhiqiang fsl_serdes_init();
40*71fe2225SHou Zhiqiang
41*71fe2225SHou Zhiqiang ret = (1 << device) & serdes1_prtcl_map;
4228747f9bSPrabhakar Kushwaha
4328747f9bSPrabhakar Kushwaha if (ret)
4428747f9bSPrabhakar Kushwaha return ret;
4528747f9bSPrabhakar Kushwaha
46*71fe2225SHou Zhiqiang if (!(serdes2_prtcl_map & (1 << NONE)))
47*71fe2225SHou Zhiqiang fsl_serdes_init();
48*71fe2225SHou Zhiqiang
4928747f9bSPrabhakar Kushwaha return (1 << device) & serdes2_prtcl_map;
5028747f9bSPrabhakar Kushwaha }
5128747f9bSPrabhakar Kushwaha
fsl_serdes_init(void)5228747f9bSPrabhakar Kushwaha void fsl_serdes_init(void)
5328747f9bSPrabhakar Kushwaha {
5428747f9bSPrabhakar Kushwaha ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
5528747f9bSPrabhakar Kushwaha u32 pordevsr = in_be32(&gur->pordevsr);
5628747f9bSPrabhakar Kushwaha u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
5728747f9bSPrabhakar Kushwaha MPC85xx_PORDEVSR_IO_SEL_SHIFT;
5828747f9bSPrabhakar Kushwaha int lane;
5928747f9bSPrabhakar Kushwaha
60*71fe2225SHou Zhiqiang if (serdes1_prtcl_map & (1 << NONE) &&
61*71fe2225SHou Zhiqiang serdes2_prtcl_map & (1 << NONE))
62*71fe2225SHou Zhiqiang return;
63*71fe2225SHou Zhiqiang
6428747f9bSPrabhakar Kushwaha debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
6528747f9bSPrabhakar Kushwaha
66e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
6728747f9bSPrabhakar Kushwaha printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
6828747f9bSPrabhakar Kushwaha return;
6928747f9bSPrabhakar Kushwaha }
7028747f9bSPrabhakar Kushwaha for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
7128747f9bSPrabhakar Kushwaha enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
7228747f9bSPrabhakar Kushwaha serdes1_prtcl_map |= (1 << lane_prtcl);
7328747f9bSPrabhakar Kushwaha }
7428747f9bSPrabhakar Kushwaha
75*71fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
76*71fe2225SHou Zhiqiang serdes1_prtcl_map |= (1 << NONE);
77*71fe2225SHou Zhiqiang
78e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
7928747f9bSPrabhakar Kushwaha printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
8028747f9bSPrabhakar Kushwaha return;
8128747f9bSPrabhakar Kushwaha }
8228747f9bSPrabhakar Kushwaha
8328747f9bSPrabhakar Kushwaha for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
8428747f9bSPrabhakar Kushwaha enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
8528747f9bSPrabhakar Kushwaha serdes2_prtcl_map |= (1 << lane_prtcl);
8628747f9bSPrabhakar Kushwaha }
87*71fe2225SHou Zhiqiang
88*71fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
89*71fe2225SHou Zhiqiang serdes2_prtcl_map |= (1 << NONE);
9028747f9bSPrabhakar Kushwaha }
91