xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/mpc8569_serdes.c (revision cbe7706ab8aab06c18edaa9b120371f9c8012728)
147567c26SKumar Gala /*
247567c26SKumar Gala  * Copyright 2010 Freescale Semiconductor, Inc.
347567c26SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
547567c26SKumar Gala  */
647567c26SKumar Gala 
747567c26SKumar Gala #include <config.h>
847567c26SKumar Gala #include <common.h>
947567c26SKumar Gala #include <asm/io.h>
1047567c26SKumar Gala #include <asm/immap_85xx.h>
1147567c26SKumar Gala #include <asm/fsl_serdes.h>
1247567c26SKumar Gala 
1347567c26SKumar Gala #define SRDS1_MAX_LANES		4
1447567c26SKumar Gala 
1547567c26SKumar Gala static u32 serdes1_prtcl_map;
1647567c26SKumar Gala 
1747567c26SKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
1847567c26SKumar Gala 	[0x0] = {PCIE1, NONE, NONE, NONE},
1947567c26SKumar Gala 	[0x1] = {SRIO1, SRIO2, SGMII_TSEC1, SGMII_TSEC2},
2047567c26SKumar Gala 	[0x2] = {SRIO1, SRIO2, SGMII_TSEC1, SGMII_TSEC2},
2147567c26SKumar Gala 	[0x3] = {SRIO1, SRIO2, NONE, NONE},
2247567c26SKumar Gala 	[0x4] = {PCIE1, NONE, SGMII_TSEC1, SGMII_TSEC2},
2347567c26SKumar Gala 	[0x5] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
2447567c26SKumar Gala 	[0x6] = {PCIE1, NONE, SRIO1, SRIO2},
2547567c26SKumar Gala 	[0x7] = {PCIE1, PCIE1, SRIO1, SRIO2},
2647567c26SKumar Gala 	[0x8] = {PCIE1, PCIE1, SRIO1, SRIO2},
2747567c26SKumar Gala 	[0x9] = {SRIO1, SRIO1, SRIO1, SRIO1},
2847567c26SKumar Gala 	[0xa] = {SRIO1, SRIO1, SRIO1, SRIO1},
2947567c26SKumar Gala 	[0xb] = {SRIO1, SRIO1, SRIO1, SRIO1},
3047567c26SKumar Gala 	[0xc] = {PCIE1, SRIO1, SGMII_TSEC1, SGMII_TSEC2},
3147567c26SKumar Gala 	[0xf] = {PCIE1, PCIE1, PCIE1, PCIE1},
3247567c26SKumar Gala };
3347567c26SKumar Gala 
is_serdes_configured(enum srds_prtcl prtcl)3447567c26SKumar Gala int is_serdes_configured(enum srds_prtcl prtcl)
3547567c26SKumar Gala {
36*71fe2225SHou Zhiqiang 	if (!(serdes1_prtcl_map & (1 << NONE)))
37*71fe2225SHou Zhiqiang 		fsl_serdes_init();
38*71fe2225SHou Zhiqiang 
3947567c26SKumar Gala 	return (1 << prtcl) & serdes1_prtcl_map;
4047567c26SKumar Gala }
4147567c26SKumar Gala 
fsl_serdes_init(void)4247567c26SKumar Gala void fsl_serdes_init(void)
4347567c26SKumar Gala {
4447567c26SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
4547567c26SKumar Gala 	u32 pordevsr = in_be32(&gur->pordevsr);
4647567c26SKumar Gala 	u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
4747567c26SKumar Gala 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
4847567c26SKumar Gala 	int lane;
4947567c26SKumar Gala 
50*71fe2225SHou Zhiqiang 	if (serdes1_prtcl_map & (1 << NONE))
51*71fe2225SHou Zhiqiang 		return;
52*71fe2225SHou Zhiqiang 
5347567c26SKumar Gala 	debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
5447567c26SKumar Gala 
55e51e47d3SAxel Lin 	if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
5647567c26SKumar Gala 		printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
5747567c26SKumar Gala 		return;
5847567c26SKumar Gala 	}
5947567c26SKumar Gala 
6047567c26SKumar Gala 	for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
6147567c26SKumar Gala 		enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
6247567c26SKumar Gala 		serdes1_prtcl_map |= (1 << lane_prtcl);
6347567c26SKumar Gala 	}
64*71fe2225SHou Zhiqiang 
65*71fe2225SHou Zhiqiang 	/* Set the first bit to indicate serdes has been initialized */
66*71fe2225SHou Zhiqiang 	serdes1_prtcl_map |= (1 << NONE);
6747567c26SKumar Gala }
68