xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/mpc8548_serdes.c (revision cbe7706ab8aab06c18edaa9b120371f9c8012728)
1bc48d0d5SKumar Gala /*
2bc48d0d5SKumar Gala  * Copyright 2010 Freescale Semiconductor, Inc.
3bc48d0d5SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5bc48d0d5SKumar Gala  */
6bc48d0d5SKumar Gala 
7bc48d0d5SKumar Gala #include <config.h>
8bc48d0d5SKumar Gala #include <common.h>
9bc48d0d5SKumar Gala #include <asm/io.h>
10bc48d0d5SKumar Gala #include <asm/immap_85xx.h>
11bc48d0d5SKumar Gala #include <asm/fsl_serdes.h>
12bc48d0d5SKumar Gala 
13bc48d0d5SKumar Gala #define SRDS1_MAX_LANES		8
14bc48d0d5SKumar Gala 
15bc48d0d5SKumar Gala static u32 serdes1_prtcl_map;
16bc48d0d5SKumar Gala 
17bc48d0d5SKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
18bc48d0d5SKumar Gala 	[0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
19bc48d0d5SKumar Gala 	[0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
20bc48d0d5SKumar Gala 	[0x5] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
21bc48d0d5SKumar Gala 	[0x6] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
22bc48d0d5SKumar Gala 	[0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1},
23bc48d0d5SKumar Gala };
24bc48d0d5SKumar Gala 
is_serdes_configured(enum srds_prtcl prtcl)25bc48d0d5SKumar Gala int is_serdes_configured(enum srds_prtcl prtcl)
26bc48d0d5SKumar Gala {
27*71fe2225SHou Zhiqiang 	if (!(serdes1_prtcl_map & (1 << NONE)))
28*71fe2225SHou Zhiqiang 		fsl_serdes_init();
29*71fe2225SHou Zhiqiang 
30bc48d0d5SKumar Gala 	return (1 << prtcl) & serdes1_prtcl_map;
31bc48d0d5SKumar Gala }
32bc48d0d5SKumar Gala 
fsl_serdes_init(void)33bc48d0d5SKumar Gala void fsl_serdes_init(void)
34bc48d0d5SKumar Gala {
35bc48d0d5SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
36bc48d0d5SKumar Gala 	u32 pordevsr = in_be32(&gur->pordevsr);
37bc48d0d5SKumar Gala 	u32 srds1_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
38bc48d0d5SKumar Gala 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
39bc48d0d5SKumar Gala 	int lane;
40bc48d0d5SKumar Gala 
41*71fe2225SHou Zhiqiang 	if (serdes1_prtcl_map & (1 << NONE))
42*71fe2225SHou Zhiqiang 		return;
43*71fe2225SHou Zhiqiang 
44bc48d0d5SKumar Gala 	debug("PORDEVSR[IO_SEL] = %x\n", srds1_cfg);
45bc48d0d5SKumar Gala 
46e51e47d3SAxel Lin 	if (srds1_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
47bc48d0d5SKumar Gala 		printf("Invalid PORDEVSR[IO_SEL] = %d\n", srds1_cfg);
48bc48d0d5SKumar Gala 		return ;
49bc48d0d5SKumar Gala 	}
50bc48d0d5SKumar Gala 
51bc48d0d5SKumar Gala 	for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
52bc48d0d5SKumar Gala 		enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds1_cfg][lane];
53bc48d0d5SKumar Gala 		serdes1_prtcl_map |= (1 << lane_prtcl);
54bc48d0d5SKumar Gala 	}
55*71fe2225SHou Zhiqiang 
56*71fe2225SHou Zhiqiang 	/* Set the first bit to indicate serdes has been initialized */
57*71fe2225SHou Zhiqiang 	serdes1_prtcl_map |= (1 << NONE);
58bc48d0d5SKumar Gala }
59