1877a2611SKumar Gala /*
2877a2611SKumar Gala * Copyright 2010 Freescale Semiconductor, Inc.
3877a2611SKumar Gala *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5877a2611SKumar Gala */
6877a2611SKumar Gala
7877a2611SKumar Gala #include <config.h>
8877a2611SKumar Gala #include <common.h>
9877a2611SKumar Gala #include <asm/io.h>
10877a2611SKumar Gala #include <asm/immap_85xx.h>
11877a2611SKumar Gala #include <asm/fsl_serdes.h>
12877a2611SKumar Gala
13877a2611SKumar Gala #define SRDS1_MAX_LANES 8
14877a2611SKumar Gala #define SRDS2_MAX_LANES 4
15877a2611SKumar Gala
16877a2611SKumar Gala static u32 serdes1_prtcl_map, serdes2_prtcl_map;
17877a2611SKumar Gala
18877a2611SKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
19877a2611SKumar Gala [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
20877a2611SKumar Gala [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
21877a2611SKumar Gala [0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
22877a2611SKumar Gala [0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
23877a2611SKumar Gala [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
24877a2611SKumar Gala [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
25877a2611SKumar Gala };
26877a2611SKumar Gala
27877a2611SKumar Gala static u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
28877a2611SKumar Gala [0x1] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
29877a2611SKumar Gala [0x3] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
30877a2611SKumar Gala [0x5] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
31877a2611SKumar Gala [0x6] = {PCIE3, NONE, NONE, NONE},
32877a2611SKumar Gala [0x7] = {PCIE3, NONE, SGMII_TSEC1, SGMII_TSEC3},
33877a2611SKumar Gala };
34877a2611SKumar Gala
is_serdes_configured(enum srds_prtcl device)35877a2611SKumar Gala int is_serdes_configured(enum srds_prtcl device)
36877a2611SKumar Gala {
37*71fe2225SHou Zhiqiang int ret;
38*71fe2225SHou Zhiqiang
39*71fe2225SHou Zhiqiang if (!(serdes1_prtcl_map & (1 << NONE)))
40*71fe2225SHou Zhiqiang fsl_serdes_init();
41*71fe2225SHou Zhiqiang
42*71fe2225SHou Zhiqiang ret = (1 << device) & serdes1_prtcl_map;
43877a2611SKumar Gala
44877a2611SKumar Gala if (ret)
45877a2611SKumar Gala return ret;
46877a2611SKumar Gala
47*71fe2225SHou Zhiqiang if (!(serdes2_prtcl_map & (1 << NONE)))
48*71fe2225SHou Zhiqiang fsl_serdes_init();
49*71fe2225SHou Zhiqiang
50877a2611SKumar Gala return (1 << device) & serdes2_prtcl_map;
51877a2611SKumar Gala }
52877a2611SKumar Gala
fsl_serdes_init(void)53877a2611SKumar Gala void fsl_serdes_init(void)
54877a2611SKumar Gala {
55877a2611SKumar Gala ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
56877a2611SKumar Gala u32 pordevsr = in_be32(&gur->pordevsr);
57877a2611SKumar Gala u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
58877a2611SKumar Gala MPC85xx_PORDEVSR_IO_SEL_SHIFT;
59877a2611SKumar Gala int lane;
60877a2611SKumar Gala
61*71fe2225SHou Zhiqiang if (serdes1_prtcl_map & (1 << NONE) &&
62*71fe2225SHou Zhiqiang serdes2_prtcl_map & (1 << NONE))
63*71fe2225SHou Zhiqiang return;
64*71fe2225SHou Zhiqiang
65877a2611SKumar Gala debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
66877a2611SKumar Gala
67e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
68877a2611SKumar Gala printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
69877a2611SKumar Gala return;
70877a2611SKumar Gala }
71877a2611SKumar Gala for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
72877a2611SKumar Gala enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
73877a2611SKumar Gala serdes1_prtcl_map |= (1 << lane_prtcl);
74877a2611SKumar Gala }
75877a2611SKumar Gala
76*71fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
77*71fe2225SHou Zhiqiang serdes1_prtcl_map |= (1 << NONE);
78*71fe2225SHou Zhiqiang
79e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
80877a2611SKumar Gala printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
81877a2611SKumar Gala return;
82877a2611SKumar Gala }
83877a2611SKumar Gala
84877a2611SKumar Gala for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
85877a2611SKumar Gala enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
86877a2611SKumar Gala serdes2_prtcl_map |= (1 << lane_prtcl);
87877a2611SKumar Gala }
88877a2611SKumar Gala
89877a2611SKumar Gala if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS)
90877a2611SKumar Gala serdes2_prtcl_map &= ~(1 << SGMII_TSEC1);
91877a2611SKumar Gala
92877a2611SKumar Gala if (pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS)
93877a2611SKumar Gala serdes2_prtcl_map &= ~(1 << SGMII_TSEC3);
94*71fe2225SHou Zhiqiang
95*71fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
96*71fe2225SHou Zhiqiang serdes2_prtcl_map |= (1 << NONE);
97877a2611SKumar Gala }
98