xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init_early.c (revision cfee584eeadbd6141f6729b19b424448599e4e47)
1a47a12beSStefan Roese /*
27065b7d4SRuchika Gupta  * Copyright 2009-2011 Freescale Semiconductor, Inc
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
5a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
6a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
7a47a12beSStefan Roese  * the License, or (at your option) any later version.
8a47a12beSStefan Roese  *
9a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
10a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12a47a12beSStefan Roese  * GNU General Public License for more details.
13a47a12beSStefan Roese  *
14a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
15a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
16a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17a47a12beSStefan Roese  * MA 02111-1307 USA
18a47a12beSStefan Roese  */
19a47a12beSStefan Roese 
20a47a12beSStefan Roese #include <common.h>
21a47a12beSStefan Roese #include <asm/processor.h>
22a47a12beSStefan Roese #include <asm/mmu.h>
23a47a12beSStefan Roese #include <asm/fsl_law.h>
24e8e6197aSPoonam Aggrwal #include <asm/io.h>
25a47a12beSStefan Roese 
26a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
27a47a12beSStefan Roese 
28bc6bbd6bSPoonam Aggrwal #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
29bc6bbd6bSPoonam Aggrwal void setup_ifc(void)
30bc6bbd6bSPoonam Aggrwal {
31bc6bbd6bSPoonam Aggrwal 	struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
32bc6bbd6bSPoonam Aggrwal 	u32 _mas0, _mas1, _mas2, _mas3, _mas7;
33bc6bbd6bSPoonam Aggrwal 	phys_addr_t flash_phys = CONFIG_SYS_FLASH_BASE_PHYS;
34bc6bbd6bSPoonam Aggrwal 
35bc6bbd6bSPoonam Aggrwal 	/*
36bc6bbd6bSPoonam Aggrwal 	 * Adjust the TLB we were running out of to match the phys addr of the
37bc6bbd6bSPoonam Aggrwal 	 * chip select we are adjusting and will return to.
38bc6bbd6bSPoonam Aggrwal 	 */
39bc6bbd6bSPoonam Aggrwal 	flash_phys += (~CONFIG_SYS_AMASK0) + 1 - 4*1024*1024;
40bc6bbd6bSPoonam Aggrwal 
41bc6bbd6bSPoonam Aggrwal 	_mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(15);
42bc6bbd6bSPoonam Aggrwal 	_mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_IPROT |
43bc6bbd6bSPoonam Aggrwal 			MAS1_TSIZE(BOOKE_PAGESZ_4M);
44bc6bbd6bSPoonam Aggrwal 	_mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_TEXT_BASE, MAS2_I|MAS2_G);
45bc6bbd6bSPoonam Aggrwal 	_mas3 = FSL_BOOKE_MAS3(flash_phys, 0, MAS3_SW|MAS3_SR|MAS3_SX);
46bc6bbd6bSPoonam Aggrwal 	_mas7 = FSL_BOOKE_MAS7(flash_phys);
47bc6bbd6bSPoonam Aggrwal 
48bc6bbd6bSPoonam Aggrwal 	mtspr(MAS0, _mas0);
49bc6bbd6bSPoonam Aggrwal 	mtspr(MAS1, _mas1);
50bc6bbd6bSPoonam Aggrwal 	mtspr(MAS2, _mas2);
51bc6bbd6bSPoonam Aggrwal 	mtspr(MAS3, _mas3);
52bc6bbd6bSPoonam Aggrwal 	mtspr(MAS7, _mas7);
53bc6bbd6bSPoonam Aggrwal 
54bc6bbd6bSPoonam Aggrwal 	asm volatile("isync;msync;tlbwe;isync");
55bc6bbd6bSPoonam Aggrwal 
56bc6bbd6bSPoonam Aggrwal 	out_be32(&(ifc_regs->cspr_cs[0].cspr), CONFIG_SYS_CSPR0);
57bc6bbd6bSPoonam Aggrwal 	out_be32(&(ifc_regs->csor_cs[0].csor), CONFIG_SYS_CSOR0);
58bc6bbd6bSPoonam Aggrwal 	out_be32(&(ifc_regs->amask_cs[0].amask), CONFIG_SYS_AMASK0);
59bc6bbd6bSPoonam Aggrwal 
60bc6bbd6bSPoonam Aggrwal 	return ;
61bc6bbd6bSPoonam Aggrwal }
62bc6bbd6bSPoonam Aggrwal #endif
63bc6bbd6bSPoonam Aggrwal 
64a47a12beSStefan Roese /* We run cpu_init_early_f in AS = 1 */
65a47a12beSStefan Roese void cpu_init_early_f(void)
66a47a12beSStefan Roese {
67a47a12beSStefan Roese 	u32 mas0, mas1, mas2, mas3, mas7;
68a47a12beSStefan Roese 	int i;
69fb855f43SPoonam Aggrwal #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
70fb855f43SPoonam Aggrwal 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
71fb855f43SPoonam Aggrwal #endif
72bc6bbd6bSPoonam Aggrwal #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
73bc6bbd6bSPoonam Aggrwal 	ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
74*cfee584eSPoonam Aggrwal 	u32  *dst, *src;
75bc6bbd6bSPoonam Aggrwal 	void (*setup_ifc_sram)(void);
76bc6bbd6bSPoonam Aggrwal #endif
77a47a12beSStefan Roese 
78a47a12beSStefan Roese 	/* Pointer is writable since we allocated a register for it */
79a47a12beSStefan Roese 	gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
80a47a12beSStefan Roese 
81a47a12beSStefan Roese 	/*
82a47a12beSStefan Roese 	 * Clear initial global data
83a47a12beSStefan Roese 	 *   we don't use memset so we can share this code with NAND_SPL
84a47a12beSStefan Roese 	 */
85a47a12beSStefan Roese 	for (i = 0; i < sizeof(gd_t); i++)
86a47a12beSStefan Roese 		((char *)gd)[i] = 0;
87a47a12beSStefan Roese 
88e8e6197aSPoonam Aggrwal 	mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(13);
89e8e6197aSPoonam Aggrwal 	mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_TSIZE(BOOKE_PAGESZ_1M);
90a47a12beSStefan Roese 	mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G);
91a47a12beSStefan Roese 	mas3 = FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS, 0, MAS3_SW|MAS3_SR);
92a47a12beSStefan Roese 	mas7 = FSL_BOOKE_MAS7(CONFIG_SYS_CCSRBAR_PHYS);
93a47a12beSStefan Roese 
94a47a12beSStefan Roese 	write_tlb(mas0, mas1, mas2, mas3, mas7);
95a47a12beSStefan Roese 
96fb855f43SPoonam Aggrwal /*
97fb855f43SPoonam Aggrwal  * Work Around for IFC Erratum A-003549. This issue is P1010
98fb855f43SPoonam Aggrwal  * specific. LCLK(a free running clk signal) is muxed with IFC_CS3 on P1010 SOC
99fb855f43SPoonam Aggrwal  * Hence specifically selecting CS3.
100fb855f43SPoonam Aggrwal  */
101fb855f43SPoonam Aggrwal #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
102fb855f43SPoonam Aggrwal 	setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_LCLK_IFC_CS3);
103fb855f43SPoonam Aggrwal #endif
104fb855f43SPoonam Aggrwal 
105a47a12beSStefan Roese 	init_laws();
106bc6bbd6bSPoonam Aggrwal 
107bc6bbd6bSPoonam Aggrwal /*
108bc6bbd6bSPoonam Aggrwal  * Work Around for IFC Erratum A003399, issue will hit only when execution
109bc6bbd6bSPoonam Aggrwal  * from NOR Flash
110bc6bbd6bSPoonam Aggrwal  */
111bc6bbd6bSPoonam Aggrwal #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
112bc6bbd6bSPoonam Aggrwal #define SRAM_BASE_ADDR	(0x00000000)
113bc6bbd6bSPoonam Aggrwal 	/* TLB for SRAM */
114bc6bbd6bSPoonam Aggrwal 	mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(9);
115bc6bbd6bSPoonam Aggrwal 	mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS |
116bc6bbd6bSPoonam Aggrwal 		MAS1_TSIZE(BOOKE_PAGESZ_1M);
117bc6bbd6bSPoonam Aggrwal 	mas2 = FSL_BOOKE_MAS2(SRAM_BASE_ADDR, MAS2_I);
118bc6bbd6bSPoonam Aggrwal 	mas3 = FSL_BOOKE_MAS3(SRAM_BASE_ADDR, 0, MAS3_SX|MAS3_SW|MAS3_SR);
119bc6bbd6bSPoonam Aggrwal 	mas7 = FSL_BOOKE_MAS7(0);
120bc6bbd6bSPoonam Aggrwal 
121bc6bbd6bSPoonam Aggrwal 	write_tlb(mas0, mas1, mas2, mas3, mas7);
122bc6bbd6bSPoonam Aggrwal 
123bc6bbd6bSPoonam Aggrwal 	out_be32(&l2cache->l2srbar0, SRAM_BASE_ADDR);
124bc6bbd6bSPoonam Aggrwal 
125bc6bbd6bSPoonam Aggrwal 	out_be32(&l2cache->l2errdis,
126bc6bbd6bSPoonam Aggrwal 		(MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC));
127bc6bbd6bSPoonam Aggrwal 
128bc6bbd6bSPoonam Aggrwal 	out_be32(&l2cache->l2ctl,
129bc6bbd6bSPoonam Aggrwal 		(MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE));
130bc6bbd6bSPoonam Aggrwal 
131bc6bbd6bSPoonam Aggrwal 	/*
132bc6bbd6bSPoonam Aggrwal 	 * Copy the code in setup_ifc to L2SRAM. Do a word copy
133bc6bbd6bSPoonam Aggrwal 	 * because NOR Flash on P1010 does not support byte
134bc6bbd6bSPoonam Aggrwal 	 * access (Erratum IFC-A002769)
135bc6bbd6bSPoonam Aggrwal 	 */
136bc6bbd6bSPoonam Aggrwal 	setup_ifc_sram = (void *)SRAM_BASE_ADDR;
137bc6bbd6bSPoonam Aggrwal 	dst = (u32 *) SRAM_BASE_ADDR;
138bc6bbd6bSPoonam Aggrwal 	src = (u32 *) setup_ifc;
139bc6bbd6bSPoonam Aggrwal 	for (i = 0; i < 1024; i++)
140*cfee584eSPoonam Aggrwal 		*dst++ = *src++;
141bc6bbd6bSPoonam Aggrwal 
142bc6bbd6bSPoonam Aggrwal 	setup_ifc_sram();
143bc6bbd6bSPoonam Aggrwal 
144bc6bbd6bSPoonam Aggrwal 	/* CLEANUP */
145bc6bbd6bSPoonam Aggrwal 	clrbits_be32(&l2cache->l2ctl,
146bc6bbd6bSPoonam Aggrwal 			(MPC85xx_L2CTL_L2E |
147bc6bbd6bSPoonam Aggrwal 			 MPC85xx_L2CTL_L2SRAM_ENTIRE));
148bc6bbd6bSPoonam Aggrwal 	out_be32(&l2cache->l2srbar0, 0x0);
149bc6bbd6bSPoonam Aggrwal #endif
150bc6bbd6bSPoonam Aggrwal 
151e8e6197aSPoonam Aggrwal 	invalidate_tlb(1);
1527065b7d4SRuchika Gupta 
1537065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
1547065b7d4SRuchika Gupta 	/* Disable the TLBs created by ISBC */
1557065b7d4SRuchika Gupta 	for (i = CONFIG_SYS_ISBC_START_TLB;
1567065b7d4SRuchika Gupta 	     i < CONFIG_SYS_ISBC_START_TLB + CONFIG_SYS_ISBC_NUM_TLBS; i++)
1577065b7d4SRuchika Gupta 			disable_tlb(i);
1587065b7d4SRuchika Gupta #endif
1597065b7d4SRuchika Gupta 
160a47a12beSStefan Roese 	init_tlbs();
161a47a12beSStefan Roese }
162