1a47a12beSStefan Roese /* 2689f00fcSPrabhakar Kushwaha * Copyright 2009-2012 Freescale Semiconductor, Inc 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 5a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 6a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 7a47a12beSStefan Roese * the License, or (at your option) any later version. 8a47a12beSStefan Roese * 9a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 10a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 11a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12a47a12beSStefan Roese * GNU General Public License for more details. 13a47a12beSStefan Roese * 14a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 15a47a12beSStefan Roese * along with this program; if not, write to the Free Software 16a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 17a47a12beSStefan Roese * MA 02111-1307 USA 18a47a12beSStefan Roese */ 19a47a12beSStefan Roese 20a47a12beSStefan Roese #include <common.h> 21a47a12beSStefan Roese #include <asm/processor.h> 22a47a12beSStefan Roese #include <asm/mmu.h> 23a47a12beSStefan Roese #include <asm/fsl_law.h> 24e8e6197aSPoonam Aggrwal #include <asm/io.h> 25a47a12beSStefan Roese 26a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 27a47a12beSStefan Roese 2874fa22edSPrabhakar Kushwaha #ifdef CONFIG_A003399_NOR_WORKAROUND 29bc6bbd6bSPoonam Aggrwal void setup_ifc(void) 30bc6bbd6bSPoonam Aggrwal { 31bc6bbd6bSPoonam Aggrwal struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR; 32bc6bbd6bSPoonam Aggrwal u32 _mas0, _mas1, _mas2, _mas3, _mas7; 33bc6bbd6bSPoonam Aggrwal phys_addr_t flash_phys = CONFIG_SYS_FLASH_BASE_PHYS; 34bc6bbd6bSPoonam Aggrwal 35bc6bbd6bSPoonam Aggrwal /* 36bc6bbd6bSPoonam Aggrwal * Adjust the TLB we were running out of to match the phys addr of the 37bc6bbd6bSPoonam Aggrwal * chip select we are adjusting and will return to. 38bc6bbd6bSPoonam Aggrwal */ 39bc6bbd6bSPoonam Aggrwal flash_phys += (~CONFIG_SYS_AMASK0) + 1 - 4*1024*1024; 40bc6bbd6bSPoonam Aggrwal 41bc6bbd6bSPoonam Aggrwal _mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(15); 42bc6bbd6bSPoonam Aggrwal _mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_IPROT | 43bc6bbd6bSPoonam Aggrwal MAS1_TSIZE(BOOKE_PAGESZ_4M); 44bc6bbd6bSPoonam Aggrwal _mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_TEXT_BASE, MAS2_I|MAS2_G); 45bc6bbd6bSPoonam Aggrwal _mas3 = FSL_BOOKE_MAS3(flash_phys, 0, MAS3_SW|MAS3_SR|MAS3_SX); 46bc6bbd6bSPoonam Aggrwal _mas7 = FSL_BOOKE_MAS7(flash_phys); 47bc6bbd6bSPoonam Aggrwal 48bc6bbd6bSPoonam Aggrwal mtspr(MAS0, _mas0); 49bc6bbd6bSPoonam Aggrwal mtspr(MAS1, _mas1); 50bc6bbd6bSPoonam Aggrwal mtspr(MAS2, _mas2); 51bc6bbd6bSPoonam Aggrwal mtspr(MAS3, _mas3); 52bc6bbd6bSPoonam Aggrwal mtspr(MAS7, _mas7); 53bc6bbd6bSPoonam Aggrwal 54bc6bbd6bSPoonam Aggrwal asm volatile("isync;msync;tlbwe;isync"); 55bc6bbd6bSPoonam Aggrwal 56689f00fcSPrabhakar Kushwaha #if defined(CONFIG_SYS_PPC_E500_DEBUG_TLB) 57689f00fcSPrabhakar Kushwaha /* 58689f00fcSPrabhakar Kushwaha * TLB entry for debuggging in AS1 59689f00fcSPrabhakar Kushwaha * Create temporary TLB entry in AS0 to handle debug exception 60689f00fcSPrabhakar Kushwaha * As on debug exception MSR is cleared i.e. Address space is changed 61689f00fcSPrabhakar Kushwaha * to 0. A TLB entry (in AS0) is required to handle debug exception generated 62689f00fcSPrabhakar Kushwaha * in AS1. 63689f00fcSPrabhakar Kushwaha * 64689f00fcSPrabhakar Kushwaha * TLB entry is created for IVPR + IVOR15 to map on valid OP code address 65689f00fcSPrabhakar Kushwaha * bacause flash's physical address is going to change as 66689f00fcSPrabhakar Kushwaha * CONFIG_SYS_FLASH_BASE_PHYS. 67689f00fcSPrabhakar Kushwaha */ 68689f00fcSPrabhakar Kushwaha _mas0 = MAS0_TLBSEL(1) | 69689f00fcSPrabhakar Kushwaha MAS0_ESEL(CONFIG_SYS_PPC_E500_DEBUG_TLB); 70689f00fcSPrabhakar Kushwaha _mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_IPROT | 71689f00fcSPrabhakar Kushwaha MAS1_TSIZE(BOOKE_PAGESZ_4M); 72689f00fcSPrabhakar Kushwaha _mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_TEXT_BASE, MAS2_I|MAS2_G); 73689f00fcSPrabhakar Kushwaha _mas3 = FSL_BOOKE_MAS3(flash_phys, 0, MAS3_SW|MAS3_SR|MAS3_SX); 74689f00fcSPrabhakar Kushwaha _mas7 = FSL_BOOKE_MAS7(flash_phys); 75689f00fcSPrabhakar Kushwaha 76689f00fcSPrabhakar Kushwaha mtspr(MAS0, _mas0); 77689f00fcSPrabhakar Kushwaha mtspr(MAS1, _mas1); 78689f00fcSPrabhakar Kushwaha mtspr(MAS2, _mas2); 79689f00fcSPrabhakar Kushwaha mtspr(MAS3, _mas3); 80689f00fcSPrabhakar Kushwaha mtspr(MAS7, _mas7); 81689f00fcSPrabhakar Kushwaha 82689f00fcSPrabhakar Kushwaha asm volatile("isync;msync;tlbwe;isync"); 83689f00fcSPrabhakar Kushwaha #endif 84689f00fcSPrabhakar Kushwaha 85689f00fcSPrabhakar Kushwaha /* Change flash's physical address */ 86bc6bbd6bSPoonam Aggrwal out_be32(&(ifc_regs->cspr_cs[0].cspr), CONFIG_SYS_CSPR0); 87bc6bbd6bSPoonam Aggrwal out_be32(&(ifc_regs->csor_cs[0].csor), CONFIG_SYS_CSOR0); 88bc6bbd6bSPoonam Aggrwal out_be32(&(ifc_regs->amask_cs[0].amask), CONFIG_SYS_AMASK0); 89bc6bbd6bSPoonam Aggrwal 90bc6bbd6bSPoonam Aggrwal return ; 91bc6bbd6bSPoonam Aggrwal } 92bc6bbd6bSPoonam Aggrwal #endif 93bc6bbd6bSPoonam Aggrwal 94a47a12beSStefan Roese /* We run cpu_init_early_f in AS = 1 */ 95a47a12beSStefan Roese void cpu_init_early_f(void) 96a47a12beSStefan Roese { 97a47a12beSStefan Roese u32 mas0, mas1, mas2, mas3, mas7; 98a47a12beSStefan Roese int i; 99fb855f43SPoonam Aggrwal #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549 100fb855f43SPoonam Aggrwal ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 101fb855f43SPoonam Aggrwal #endif 10274fa22edSPrabhakar Kushwaha #ifdef CONFIG_A003399_NOR_WORKAROUND 103bc6bbd6bSPoonam Aggrwal ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; 104cfee584eSPoonam Aggrwal u32 *dst, *src; 105bc6bbd6bSPoonam Aggrwal void (*setup_ifc_sram)(void); 106bc6bbd6bSPoonam Aggrwal #endif 107a47a12beSStefan Roese 108a47a12beSStefan Roese /* Pointer is writable since we allocated a register for it */ 109a47a12beSStefan Roese gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET); 110a47a12beSStefan Roese 111a47a12beSStefan Roese /* 112a47a12beSStefan Roese * Clear initial global data 113a47a12beSStefan Roese * we don't use memset so we can share this code with NAND_SPL 114a47a12beSStefan Roese */ 115a47a12beSStefan Roese for (i = 0; i < sizeof(gd_t); i++) 116a47a12beSStefan Roese ((char *)gd)[i] = 0; 117a47a12beSStefan Roese 118e8e6197aSPoonam Aggrwal mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(13); 119e8e6197aSPoonam Aggrwal mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_TSIZE(BOOKE_PAGESZ_1M); 120a47a12beSStefan Roese mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G); 121a47a12beSStefan Roese mas3 = FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS, 0, MAS3_SW|MAS3_SR); 122a47a12beSStefan Roese mas7 = FSL_BOOKE_MAS7(CONFIG_SYS_CCSRBAR_PHYS); 123a47a12beSStefan Roese 124a47a12beSStefan Roese write_tlb(mas0, mas1, mas2, mas3, mas7); 125a47a12beSStefan Roese 126fb855f43SPoonam Aggrwal /* 127fb855f43SPoonam Aggrwal * Work Around for IFC Erratum A-003549. This issue is P1010 128fb855f43SPoonam Aggrwal * specific. LCLK(a free running clk signal) is muxed with IFC_CS3 on P1010 SOC 129fb855f43SPoonam Aggrwal * Hence specifically selecting CS3. 130fb855f43SPoonam Aggrwal */ 131fb855f43SPoonam Aggrwal #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549 132fb855f43SPoonam Aggrwal setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_LCLK_IFC_CS3); 133fb855f43SPoonam Aggrwal #endif 134fb855f43SPoonam Aggrwal 135a47a12beSStefan Roese init_laws(); 136bc6bbd6bSPoonam Aggrwal 137bc6bbd6bSPoonam Aggrwal /* 138bc6bbd6bSPoonam Aggrwal * Work Around for IFC Erratum A003399, issue will hit only when execution 139bc6bbd6bSPoonam Aggrwal * from NOR Flash 140bc6bbd6bSPoonam Aggrwal */ 14174fa22edSPrabhakar Kushwaha #ifdef CONFIG_A003399_NOR_WORKAROUND 142bc6bbd6bSPoonam Aggrwal #define SRAM_BASE_ADDR (0x00000000) 143bc6bbd6bSPoonam Aggrwal /* TLB for SRAM */ 144bc6bbd6bSPoonam Aggrwal mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(9); 145bc6bbd6bSPoonam Aggrwal mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | 146bc6bbd6bSPoonam Aggrwal MAS1_TSIZE(BOOKE_PAGESZ_1M); 147bc6bbd6bSPoonam Aggrwal mas2 = FSL_BOOKE_MAS2(SRAM_BASE_ADDR, MAS2_I); 148bc6bbd6bSPoonam Aggrwal mas3 = FSL_BOOKE_MAS3(SRAM_BASE_ADDR, 0, MAS3_SX|MAS3_SW|MAS3_SR); 149bc6bbd6bSPoonam Aggrwal mas7 = FSL_BOOKE_MAS7(0); 150bc6bbd6bSPoonam Aggrwal 151bc6bbd6bSPoonam Aggrwal write_tlb(mas0, mas1, mas2, mas3, mas7); 152bc6bbd6bSPoonam Aggrwal 153bc6bbd6bSPoonam Aggrwal out_be32(&l2cache->l2srbar0, SRAM_BASE_ADDR); 154bc6bbd6bSPoonam Aggrwal 155bc6bbd6bSPoonam Aggrwal out_be32(&l2cache->l2errdis, 156bc6bbd6bSPoonam Aggrwal (MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC)); 157bc6bbd6bSPoonam Aggrwal 158bc6bbd6bSPoonam Aggrwal out_be32(&l2cache->l2ctl, 159bc6bbd6bSPoonam Aggrwal (MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE)); 160bc6bbd6bSPoonam Aggrwal 161bc6bbd6bSPoonam Aggrwal /* 162bc6bbd6bSPoonam Aggrwal * Copy the code in setup_ifc to L2SRAM. Do a word copy 163bc6bbd6bSPoonam Aggrwal * because NOR Flash on P1010 does not support byte 164bc6bbd6bSPoonam Aggrwal * access (Erratum IFC-A002769) 165bc6bbd6bSPoonam Aggrwal */ 166bc6bbd6bSPoonam Aggrwal setup_ifc_sram = (void *)SRAM_BASE_ADDR; 167bc6bbd6bSPoonam Aggrwal dst = (u32 *) SRAM_BASE_ADDR; 168bc6bbd6bSPoonam Aggrwal src = (u32 *) setup_ifc; 169bc6bbd6bSPoonam Aggrwal for (i = 0; i < 1024; i++) 170cfee584eSPoonam Aggrwal *dst++ = *src++; 171bc6bbd6bSPoonam Aggrwal 172bc6bbd6bSPoonam Aggrwal setup_ifc_sram(); 173bc6bbd6bSPoonam Aggrwal 174bc6bbd6bSPoonam Aggrwal /* CLEANUP */ 175bc6bbd6bSPoonam Aggrwal clrbits_be32(&l2cache->l2ctl, 176bc6bbd6bSPoonam Aggrwal (MPC85xx_L2CTL_L2E | 177bc6bbd6bSPoonam Aggrwal MPC85xx_L2CTL_L2SRAM_ENTIRE)); 178bc6bbd6bSPoonam Aggrwal out_be32(&l2cache->l2srbar0, 0x0); 179bc6bbd6bSPoonam Aggrwal #endif 180bc6bbd6bSPoonam Aggrwal 181e8e6197aSPoonam Aggrwal invalidate_tlb(1); 1827065b7d4SRuchika Gupta 183*bd7c023eSPrabhakar Kushwaha #if defined(CONFIG_SYS_PPC_E500_DEBUG_TLB) && !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_NAND_SPL) 184*bd7c023eSPrabhakar Kushwaha disable_tlb(CONFIG_SYS_PPC_E500_DEBUG_TLB); 185*bd7c023eSPrabhakar Kushwaha #endif 186*bd7c023eSPrabhakar Kushwaha 187a47a12beSStefan Roese init_tlbs(); 188a47a12beSStefan Roese } 189