xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init.c (revision e4c9a35d21ac8d27e90db9448cfd1a8a230c8388)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2003 Motorola Inc.
5a47a12beSStefan Roese  * Modified by Xianghua Xiao, X.Xiao@motorola.com
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * (C) Copyright 2000
8a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
11a47a12beSStefan Roese  * project.
12a47a12beSStefan Roese  *
13a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
14a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
15a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
16a47a12beSStefan Roese  * the License, or (at your option) any later version.
17a47a12beSStefan Roese  *
18a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
19a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21a47a12beSStefan Roese  * GNU General Public License for more details.
22a47a12beSStefan Roese  *
23a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
24a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
25a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26a47a12beSStefan Roese  * MA 02111-1307 USA
27a47a12beSStefan Roese  */
28a47a12beSStefan Roese 
29a47a12beSStefan Roese #include <common.h>
30a47a12beSStefan Roese #include <watchdog.h>
31a47a12beSStefan Roese #include <asm/processor.h>
32a47a12beSStefan Roese #include <ioports.h>
33f54fe87aSKumar Gala #include <sata.h>
34c916d7c9SKumar Gala #include <fm_eth.h>
35a47a12beSStefan Roese #include <asm/io.h>
36fd3c9befSKumar Gala #include <asm/cache.h>
37a47a12beSStefan Roese #include <asm/mmu.h>
38a47a12beSStefan Roese #include <asm/fsl_law.h>
39f54fe87aSKumar Gala #include <asm/fsl_serdes.h>
40a47a12beSStefan Roese #include "mp.h"
41a7b1e1b7SHaiying Wang #ifdef CONFIG_SYS_QE_FW_IN_NAND
42a7b1e1b7SHaiying Wang #include <nand.h>
43a7b1e1b7SHaiying Wang #include <errno.h>
44a7b1e1b7SHaiying Wang #endif
45a47a12beSStefan Roese 
46a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
47a47a12beSStefan Roese 
48a09b9b68SKumar Gala extern void srio_init(void);
49a09b9b68SKumar Gala 
50a47a12beSStefan Roese #ifdef CONFIG_QE
51a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[];
52a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir,
53a47a12beSStefan Roese 				int open_drain, int assign);
54a47a12beSStefan Roese extern void qe_init(uint qe_base);
55a47a12beSStefan Roese extern void qe_reset(void);
56a47a12beSStefan Roese 
57a47a12beSStefan Roese static void config_qe_ioports(void)
58a47a12beSStefan Roese {
59a47a12beSStefan Roese 	u8      port, pin;
60a47a12beSStefan Roese 	int     dir, open_drain, assign;
61a47a12beSStefan Roese 	int     i;
62a47a12beSStefan Roese 
63a47a12beSStefan Roese 	for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
64a47a12beSStefan Roese 		port		= qe_iop_conf_tab[i].port;
65a47a12beSStefan Roese 		pin		= qe_iop_conf_tab[i].pin;
66a47a12beSStefan Roese 		dir		= qe_iop_conf_tab[i].dir;
67a47a12beSStefan Roese 		open_drain	= qe_iop_conf_tab[i].open_drain;
68a47a12beSStefan Roese 		assign		= qe_iop_conf_tab[i].assign;
69a47a12beSStefan Roese 		qe_config_iopin(port, pin, dir, open_drain, assign);
70a47a12beSStefan Roese 	}
71a47a12beSStefan Roese }
72a47a12beSStefan Roese #endif
73a47a12beSStefan Roese 
74a47a12beSStefan Roese #ifdef CONFIG_CPM2
75a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm)
76a47a12beSStefan Roese {
77a47a12beSStefan Roese 	int portnum;
78a47a12beSStefan Roese 
79a47a12beSStefan Roese 	for (portnum = 0; portnum < 4; portnum++) {
80a47a12beSStefan Roese 		uint pmsk = 0,
81a47a12beSStefan Roese 		     ppar = 0,
82a47a12beSStefan Roese 		     psor = 0,
83a47a12beSStefan Roese 		     pdir = 0,
84a47a12beSStefan Roese 		     podr = 0,
85a47a12beSStefan Roese 		     pdat = 0;
86a47a12beSStefan Roese 		iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
87a47a12beSStefan Roese 		iop_conf_t *eiopc = iopc + 32;
88a47a12beSStefan Roese 		uint msk = 1;
89a47a12beSStefan Roese 
90a47a12beSStefan Roese 		/*
91a47a12beSStefan Roese 		 * NOTE:
92a47a12beSStefan Roese 		 * index 0 refers to pin 31,
93a47a12beSStefan Roese 		 * index 31 refers to pin 0
94a47a12beSStefan Roese 		 */
95a47a12beSStefan Roese 		while (iopc < eiopc) {
96a47a12beSStefan Roese 			if (iopc->conf) {
97a47a12beSStefan Roese 				pmsk |= msk;
98a47a12beSStefan Roese 				if (iopc->ppar)
99a47a12beSStefan Roese 					ppar |= msk;
100a47a12beSStefan Roese 				if (iopc->psor)
101a47a12beSStefan Roese 					psor |= msk;
102a47a12beSStefan Roese 				if (iopc->pdir)
103a47a12beSStefan Roese 					pdir |= msk;
104a47a12beSStefan Roese 				if (iopc->podr)
105a47a12beSStefan Roese 					podr |= msk;
106a47a12beSStefan Roese 				if (iopc->pdat)
107a47a12beSStefan Roese 					pdat |= msk;
108a47a12beSStefan Roese 			}
109a47a12beSStefan Roese 
110a47a12beSStefan Roese 			msk <<= 1;
111a47a12beSStefan Roese 			iopc++;
112a47a12beSStefan Roese 		}
113a47a12beSStefan Roese 
114a47a12beSStefan Roese 		if (pmsk != 0) {
115a47a12beSStefan Roese 			volatile ioport_t *iop = ioport_addr (cpm, portnum);
116a47a12beSStefan Roese 			uint tpmsk = ~pmsk;
117a47a12beSStefan Roese 
118a47a12beSStefan Roese 			/*
119a47a12beSStefan Roese 			 * the (somewhat confused) paragraph at the
120a47a12beSStefan Roese 			 * bottom of page 35-5 warns that there might
121a47a12beSStefan Roese 			 * be "unknown behaviour" when programming
122a47a12beSStefan Roese 			 * PSORx and PDIRx, if PPARx = 1, so I
123a47a12beSStefan Roese 			 * decided this meant I had to disable the
124a47a12beSStefan Roese 			 * dedicated function first, and enable it
125a47a12beSStefan Roese 			 * last.
126a47a12beSStefan Roese 			 */
127a47a12beSStefan Roese 			iop->ppar &= tpmsk;
128a47a12beSStefan Roese 			iop->psor = (iop->psor & tpmsk) | psor;
129a47a12beSStefan Roese 			iop->podr = (iop->podr & tpmsk) | podr;
130a47a12beSStefan Roese 			iop->pdat = (iop->pdat & tpmsk) | pdat;
131a47a12beSStefan Roese 			iop->pdir = (iop->pdir & tpmsk) | pdir;
132a47a12beSStefan Roese 			iop->ppar |= ppar;
133a47a12beSStefan Roese 		}
134a47a12beSStefan Roese 	}
135a47a12beSStefan Roese }
136a47a12beSStefan Roese #endif
137a47a12beSStefan Roese 
1386aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1396aba33e9SKumar Gala static void enable_cpc(void)
1406aba33e9SKumar Gala {
1416aba33e9SKumar Gala 	int i;
1426aba33e9SKumar Gala 	u32 size = 0;
1436aba33e9SKumar Gala 
1446aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1456aba33e9SKumar Gala 
1466aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1476aba33e9SKumar Gala 		u32 cpccfg0 = in_be32(&cpc->cpccfg0);
1486aba33e9SKumar Gala 		size += CPC_CFG0_SZ_K(cpccfg0);
1492a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
1502a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
1512a9fab82SShaohui Xie 			/* find and disable LAW of SRAM */
1522a9fab82SShaohui Xie 			struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
1532a9fab82SShaohui Xie 
1542a9fab82SShaohui Xie 			if (law.index == -1) {
1552a9fab82SShaohui Xie 				printf("\nFatal error happened\n");
1562a9fab82SShaohui Xie 				return;
1572a9fab82SShaohui Xie 			}
1582a9fab82SShaohui Xie 			disable_law(law.index);
1592a9fab82SShaohui Xie 
1602a9fab82SShaohui Xie 			clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
1612a9fab82SShaohui Xie 			out_be32(&cpc->cpccsr0, 0);
1622a9fab82SShaohui Xie 			out_be32(&cpc->cpcsrcr0, 0);
1632a9fab82SShaohui Xie 		}
1642a9fab82SShaohui Xie #endif
1656aba33e9SKumar Gala 
1661d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
1671d2c2a62SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
1681d2c2a62SKumar Gala #endif
169868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
170868da593SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
171868da593SKumar Gala #endif
1721d2c2a62SKumar Gala 
1736aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
1746aba33e9SKumar Gala 		/* Read back to sync write */
1756aba33e9SKumar Gala 		in_be32(&cpc->cpccsr0);
1766aba33e9SKumar Gala 
1776aba33e9SKumar Gala 	}
1786aba33e9SKumar Gala 
1796aba33e9SKumar Gala 	printf("Corenet Platform Cache: %d KB enabled\n", size);
1806aba33e9SKumar Gala }
1816aba33e9SKumar Gala 
1826aba33e9SKumar Gala void invalidate_cpc(void)
1836aba33e9SKumar Gala {
1846aba33e9SKumar Gala 	int i;
1856aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1866aba33e9SKumar Gala 
1876aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1882a9fab82SShaohui Xie 		/* skip CPC when it used as all SRAM */
1892a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
1902a9fab82SShaohui Xie 			continue;
1916aba33e9SKumar Gala 		/* Flash invalidate the CPC and clear all the locks */
1926aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
1936aba33e9SKumar Gala 		while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
1946aba33e9SKumar Gala 			;
1956aba33e9SKumar Gala 	}
1966aba33e9SKumar Gala }
1976aba33e9SKumar Gala #else
1986aba33e9SKumar Gala #define enable_cpc()
1996aba33e9SKumar Gala #define invalidate_cpc()
2006aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */
2016aba33e9SKumar Gala 
202a47a12beSStefan Roese /*
203a47a12beSStefan Roese  * Breathe some life into the CPU...
204a47a12beSStefan Roese  *
205a47a12beSStefan Roese  * Set up the memory map
206a47a12beSStefan Roese  * initialize a bunch of registers
207a47a12beSStefan Roese  */
208a47a12beSStefan Roese 
209a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
210a47a12beSStefan Roese static void corenet_tb_init(void)
211a47a12beSStefan Roese {
212a47a12beSStefan Roese 	volatile ccsr_rcpm_t *rcpm =
213a47a12beSStefan Roese 		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
214a47a12beSStefan Roese 	volatile ccsr_pic_t *pic =
215680c613aSKim Phillips 		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
216a47a12beSStefan Roese 	u32 whoami = in_be32(&pic->whoami);
217a47a12beSStefan Roese 
218a47a12beSStefan Roese 	/* Enable the timebase register for this core */
219a47a12beSStefan Roese 	out_be32(&rcpm->ctbenrl, (1 << whoami));
220a47a12beSStefan Roese }
221a47a12beSStefan Roese #endif
222a47a12beSStefan Roese 
223a47a12beSStefan Roese void cpu_init_f (void)
224a47a12beSStefan Roese {
225a47a12beSStefan Roese 	extern void m8560_cpm_reset (void);
226f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS
227f110fe94SStephen George 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
228f110fe94SStephen George #endif
2297065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
2307065b7d4SRuchika Gupta 	struct law_entry law;
2317065b7d4SRuchika Gupta #endif
232a47a12beSStefan Roese #ifdef CONFIG_MPC8548
233a47a12beSStefan Roese 	ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
234a47a12beSStefan Roese 	uint svr = get_svr();
235a47a12beSStefan Roese 
236a47a12beSStefan Roese 	/*
237a47a12beSStefan Roese 	 * CPU2 errata workaround: A core hang possible while executing
238a47a12beSStefan Roese 	 * a msync instruction and a snoopable transaction from an I/O
239a47a12beSStefan Roese 	 * master tagged to make quick forward progress is present.
240a47a12beSStefan Roese 	 * Fixed in silicon rev 2.1.
241a47a12beSStefan Roese 	 */
242a47a12beSStefan Roese 	if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
243a47a12beSStefan Roese 		out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
244a47a12beSStefan Roese #endif
245a47a12beSStefan Roese 
246a47a12beSStefan Roese 	disable_tlb(14);
247a47a12beSStefan Roese 	disable_tlb(15);
248a47a12beSStefan Roese 
2497065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
2507065b7d4SRuchika Gupta 	/* Disable the LAW created for NOR flash by the PBI commands */
2517065b7d4SRuchika Gupta 	law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
2527065b7d4SRuchika Gupta 	if (law.index != -1)
2537065b7d4SRuchika Gupta 		disable_law(law.index);
2547065b7d4SRuchika Gupta #endif
2557065b7d4SRuchika Gupta 
256a47a12beSStefan Roese #ifdef CONFIG_CPM2
257a47a12beSStefan Roese 	config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
258a47a12beSStefan Roese #endif
259a47a12beSStefan Roese 
260f51cdaf1SBecky Bruce        init_early_memctl_regs();
261a47a12beSStefan Roese 
262a47a12beSStefan Roese #if defined(CONFIG_CPM2)
263a47a12beSStefan Roese 	m8560_cpm_reset();
264a47a12beSStefan Roese #endif
265a47a12beSStefan Roese #ifdef CONFIG_QE
266a47a12beSStefan Roese 	/* Config QE ioports */
267a47a12beSStefan Roese 	config_qe_ioports();
268a47a12beSStefan Roese #endif
269a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA)
270a47a12beSStefan Roese 	dma_init();
271a47a12beSStefan Roese #endif
272a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
273a47a12beSStefan Roese 	corenet_tb_init();
274a47a12beSStefan Roese #endif
275a47a12beSStefan Roese 	init_used_tlb_cams();
2766aba33e9SKumar Gala 
2776aba33e9SKumar Gala 	/* Invalidate the CPC before DDR gets enabled */
2786aba33e9SKumar Gala 	invalidate_cpc();
279f110fe94SStephen George 
280f110fe94SStephen George  #ifdef CONFIG_SYS_DCSRBAR_PHYS
281f110fe94SStephen George 	/* set DCSRCR so that DCSR space is 1G */
282f110fe94SStephen George 	setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
283f110fe94SStephen George 	in_be32(&gur->dcsrcr);
284f110fe94SStephen George #endif
285f110fe94SStephen George 
286a47a12beSStefan Roese }
287a47a12beSStefan Roese 
28835079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */
28935079aa9SKumar Gala static void __fsl_serdes__init(void)
29035079aa9SKumar Gala {
29135079aa9SKumar Gala 	return ;
29235079aa9SKumar Gala }
29335079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
294a47a12beSStefan Roese 
295a47a12beSStefan Roese /*
296a47a12beSStefan Roese  * Initialize L2 as cache.
297a47a12beSStefan Roese  *
298a47a12beSStefan Roese  * The newer 8548, etc, parts have twice as much cache, but
299a47a12beSStefan Roese  * use the same bit-encoding as the older 8555, etc, parts.
300a47a12beSStefan Roese  *
301a47a12beSStefan Roese  */
302a47a12beSStefan Roese int cpu_init_r(void)
303a47a12beSStefan Roese {
3043f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
305f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
3063f0202edSLan Chunhe #endif
3073f0202edSLan Chunhe 
308fd3c9befSKumar Gala #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
309fd3c9befSKumar Gala 	flush_dcache();
310fd3c9befSKumar Gala 	mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
311fd3c9befSKumar Gala 	sync();
312fd3c9befSKumar Gala #endif
313fd3c9befSKumar Gala 
314a47a12beSStefan Roese 	puts ("L2:    ");
315a47a12beSStefan Roese 
316a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
317a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
318a47a12beSStefan Roese 	volatile uint cache_ctl;
319a47a12beSStefan Roese 	uint svr, ver;
320a47a12beSStefan Roese 	u32 l2siz_field;
321a47a12beSStefan Roese 
322a47a12beSStefan Roese 	svr = get_svr();
323a47a12beSStefan Roese 	ver = SVR_SOC_VER(svr);
324a47a12beSStefan Roese 
325a47a12beSStefan Roese 	asm("msync;isync");
326a47a12beSStefan Roese 	cache_ctl = l2cache->l2ctl;
327a47a12beSStefan Roese 
328a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
329a47a12beSStefan Roese 	if (cache_ctl & MPC85xx_L2CTL_L2E) {
330a47a12beSStefan Roese 		/* Clear L2 SRAM memory-mapped base address */
331a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar0, 0x0);
332a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar1, 0x0);
333a47a12beSStefan Roese 
334a47a12beSStefan Roese 		/* set MBECCDIS=0, SBECCDIS=0 */
335a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2errdis,
336a47a12beSStefan Roese 				(MPC85xx_L2ERRDIS_MBECC |
337a47a12beSStefan Roese 				 MPC85xx_L2ERRDIS_SBECC));
338a47a12beSStefan Roese 
339a47a12beSStefan Roese 		/* set L2E=0, L2SRAM=0 */
340a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2ctl,
341a47a12beSStefan Roese 				(MPC85xx_L2CTL_L2E |
342a47a12beSStefan Roese 				 MPC85xx_L2CTL_L2SRAM_ENTIRE));
343a47a12beSStefan Roese 	}
344a47a12beSStefan Roese #endif
345a47a12beSStefan Roese 
346a47a12beSStefan Roese 	l2siz_field = (cache_ctl >> 28) & 0x3;
347a47a12beSStefan Roese 
348a47a12beSStefan Roese 	switch (l2siz_field) {
349a47a12beSStefan Roese 	case 0x0:
350a47a12beSStefan Roese 		printf(" unknown size (0x%08x)\n", cache_ctl);
351a47a12beSStefan Roese 		return -1;
352a47a12beSStefan Roese 		break;
353a47a12beSStefan Roese 	case 0x1:
354a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
355a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
356a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E) {
357a47a12beSStefan Roese 			puts("128 KB ");
358a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
359a47a12beSStefan Roese 			cache_ctl = 0xc4000000;
360a47a12beSStefan Roese 		} else {
361a47a12beSStefan Roese 			puts("256 KB ");
362a47a12beSStefan Roese 			cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
363a47a12beSStefan Roese 		}
364a47a12beSStefan Roese 		break;
365a47a12beSStefan Roese 	case 0x2:
366a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
367a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
368a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E) {
369a47a12beSStefan Roese 			puts("256 KB ");
370a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
371a47a12beSStefan Roese 			cache_ctl = 0xc8000000;
372a47a12beSStefan Roese 		} else {
373a47a12beSStefan Roese 			puts ("512 KB ");
374a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2SRAM=0 */
375a47a12beSStefan Roese 			cache_ctl = 0xc0000000;
376a47a12beSStefan Roese 		}
377a47a12beSStefan Roese 		break;
378a47a12beSStefan Roese 	case 0x3:
379a47a12beSStefan Roese 		puts("1024 KB ");
380a47a12beSStefan Roese 		/* set L2E=1, L2I=1, & L2SRAM=0 */
381a47a12beSStefan Roese 		cache_ctl = 0xc0000000;
382a47a12beSStefan Roese 		break;
383a47a12beSStefan Roese 	}
384a47a12beSStefan Roese 
385a47a12beSStefan Roese 	if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
386a47a12beSStefan Roese 		puts("already enabled");
387888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
388*e4c9a35dSKumar Gala 		u32 l2srbar = l2cache->l2srbar0;
389a47a12beSStefan Roese 		if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
390a47a12beSStefan Roese 				&& l2srbar >= CONFIG_SYS_FLASH_BASE) {
391a47a12beSStefan Roese 			l2srbar = CONFIG_SYS_INIT_L2_ADDR;
392a47a12beSStefan Roese 			l2cache->l2srbar0 = l2srbar;
393a47a12beSStefan Roese 			printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
394a47a12beSStefan Roese 		}
395a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */
396a47a12beSStefan Roese 		puts("\n");
397a47a12beSStefan Roese 	} else {
398a47a12beSStefan Roese 		asm("msync;isync");
399a47a12beSStefan Roese 		l2cache->l2ctl = cache_ctl; /* invalidate & enable */
400a47a12beSStefan Roese 		asm("msync;isync");
401a47a12beSStefan Roese 		puts("enabled\n");
402a47a12beSStefan Roese 	}
403a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
404acf3f8daSKumar Gala 	if ((SVR_SOC_VER(get_svr()) == SVR_P2040) ||
405acf3f8daSKumar Gala 	    (SVR_SOC_VER(get_svr()) == SVR_P2040_E)) {
406acf3f8daSKumar Gala 		puts("N/A\n");
407acf3f8daSKumar Gala 		goto skip_l2;
408acf3f8daSKumar Gala 	}
409acf3f8daSKumar Gala 
410a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
411a47a12beSStefan Roese 
412a47a12beSStefan Roese 	/* invalidate the L2 cache */
413a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
414a47a12beSStefan Roese 	while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
415a47a12beSStefan Roese 		;
416a47a12beSStefan Roese 
417a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
418a47a12beSStefan Roese 	/* set stash id to (coreID) * 2 + 32 + L2 (1) */
419a47a12beSStefan Roese 	mtspr(SPRN_L2CSR1, (32 + 1));
420a47a12beSStefan Roese #endif
421a47a12beSStefan Roese 
422a47a12beSStefan Roese 	/* enable the cache */
423a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
424a47a12beSStefan Roese 
425a47a12beSStefan Roese 	if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
426a47a12beSStefan Roese 		while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
427a47a12beSStefan Roese 			;
428a47a12beSStefan Roese 		printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
429a47a12beSStefan Roese 	}
430acf3f8daSKumar Gala 
431acf3f8daSKumar Gala skip_l2:
432a47a12beSStefan Roese #else
433a47a12beSStefan Roese 	puts("disabled\n");
434a47a12beSStefan Roese #endif
4356aba33e9SKumar Gala 
4366aba33e9SKumar Gala 	enable_cpc();
4376aba33e9SKumar Gala 
438af025065SKumar Gala 	/* needs to be in ram since code uses global static vars */
439af025065SKumar Gala 	fsl_serdes_init();
440af025065SKumar Gala 
441a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
442a09b9b68SKumar Gala 	srio_init();
443a09b9b68SKumar Gala #endif
444a09b9b68SKumar Gala 
445a47a12beSStefan Roese #if defined(CONFIG_MP)
446a47a12beSStefan Roese 	setup_mp();
447a47a12beSStefan Roese #endif
4483f0202edSLan Chunhe 
449ae026ffdSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
450ae026ffdSRoy Zang 	{
451ae026ffdSRoy Zang 		void *p;
452ae026ffdSRoy Zang 		p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
453ae026ffdSRoy Zang 		setbits_be32(p, 1 << (31 - 14));
454ae026ffdSRoy Zang 	}
455ae026ffdSRoy Zang #endif
456ae026ffdSRoy Zang 
4573f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
4583f0202edSLan Chunhe 	/*
4593f0202edSLan Chunhe 	 * Modify the CLKDIV field of LCRR register to improve the writing
4603f0202edSLan Chunhe 	 * speed for NOR flash.
4613f0202edSLan Chunhe 	 */
4623f0202edSLan Chunhe 	clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
4633f0202edSLan Chunhe 	__raw_readl(&lbc->lcrr);
4643f0202edSLan Chunhe 	isync();
4652b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
4662b3a1cddSKumar Gala 	udelay(100);
4672b3a1cddSKumar Gala #endif
4683f0202edSLan Chunhe #endif
4693f0202edSLan Chunhe 
47086221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
47186221f09SRoy Zang 	{
47286221f09SRoy Zang 		ccsr_usb_phy_t *usb_phy1 =
47386221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
47486221f09SRoy Zang 		out_be32(&usb_phy1->usb_enable_override,
47586221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
47686221f09SRoy Zang 	}
47786221f09SRoy Zang #endif
47886221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
47986221f09SRoy Zang 	{
48086221f09SRoy Zang 		ccsr_usb_phy_t *usb_phy2 =
48186221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
48286221f09SRoy Zang 		out_be32(&usb_phy2->usb_enable_override,
48386221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
48486221f09SRoy Zang 	}
48586221f09SRoy Zang #endif
48686221f09SRoy Zang 
487c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET
488c916d7c9SKumar Gala 	fman_enet_init();
489c916d7c9SKumar Gala #endif
490c916d7c9SKumar Gala 
491a47a12beSStefan Roese 	return 0;
492a47a12beSStefan Roese }
493a47a12beSStefan Roese 
494a47a12beSStefan Roese extern void setup_ivors(void);
495a47a12beSStefan Roese 
496a47a12beSStefan Roese void arch_preboot_os(void)
497a47a12beSStefan Roese {
498a47a12beSStefan Roese 	u32 msr;
499a47a12beSStefan Roese 
500a47a12beSStefan Roese 	/*
501a47a12beSStefan Roese 	 * We are changing interrupt offsets and are about to boot the OS so
502a47a12beSStefan Roese 	 * we need to make sure we disable all async interrupts. EE is already
503a47a12beSStefan Roese 	 * disabled by the time we get called.
504a47a12beSStefan Roese 	 */
505a47a12beSStefan Roese 	msr = mfmsr();
506a47a12beSStefan Roese 	msr &= ~(MSR_ME|MSR_CE|MSR_DE);
507a47a12beSStefan Roese 	mtmsr(msr);
508a47a12beSStefan Roese 
509a47a12beSStefan Roese 	setup_ivors();
510a47a12beSStefan Roese }
511f54fe87aSKumar Gala 
512f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
513f54fe87aSKumar Gala int sata_initialize(void)
514f54fe87aSKumar Gala {
515f54fe87aSKumar Gala 	if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
516f54fe87aSKumar Gala 		return __sata_initialize();
517f54fe87aSKumar Gala 
518f54fe87aSKumar Gala 	return 1;
519f54fe87aSKumar Gala }
520f54fe87aSKumar Gala #endif
521f9a33f1cSKumar Gala 
522f9a33f1cSKumar Gala void cpu_secondary_init_r(void)
523f9a33f1cSKumar Gala {
524f9a33f1cSKumar Gala #ifdef CONFIG_QE
525f9a33f1cSKumar Gala 	uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
526a7b1e1b7SHaiying Wang #ifdef CONFIG_SYS_QE_FW_IN_NAND
527a7b1e1b7SHaiying Wang 	int ret;
528a7b1e1b7SHaiying Wang 	size_t fw_length = CONFIG_SYS_QE_FW_LENGTH;
529a7b1e1b7SHaiying Wang 
530a7b1e1b7SHaiying Wang 	/* load QE firmware from NAND flash to DDR first */
531a7b1e1b7SHaiying Wang 	ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FW_IN_NAND,
532a7b1e1b7SHaiying Wang 			&fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
533a7b1e1b7SHaiying Wang 
534a7b1e1b7SHaiying Wang 	if (ret && ret == -EUCLEAN) {
535a7b1e1b7SHaiying Wang 		printf ("NAND read for QE firmware at offset %x failed %d\n",
536a7b1e1b7SHaiying Wang 				CONFIG_SYS_QE_FW_IN_NAND, ret);
537a7b1e1b7SHaiying Wang 	}
538a7b1e1b7SHaiying Wang #endif
539f9a33f1cSKumar Gala 	qe_init(qe_base);
540f9a33f1cSKumar Gala 	qe_reset();
541f9a33f1cSKumar Gala #endif
542f9a33f1cSKumar Gala }
543