1a47a12beSStefan Roese /* 2a09b9b68SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11a47a12beSStefan Roese */ 12a47a12beSStefan Roese 13a47a12beSStefan Roese #include <common.h> 14a47a12beSStefan Roese #include <watchdog.h> 15a47a12beSStefan Roese #include <asm/processor.h> 16a47a12beSStefan Roese #include <ioports.h> 17f54fe87aSKumar Gala #include <sata.h> 18c916d7c9SKumar Gala #include <fm_eth.h> 19a47a12beSStefan Roese #include <asm/io.h> 20fd3c9befSKumar Gala #include <asm/cache.h> 21a47a12beSStefan Roese #include <asm/mmu.h> 22a47a12beSStefan Roese #include <asm/fsl_law.h> 23f54fe87aSKumar Gala #include <asm/fsl_serdes.h> 245ffa88ecSLiu Gang #include <asm/fsl_srio.h> 2557125f22SYork Sun #include <hwconfig.h> 26fbc20aabSTimur Tabi #include <linux/compiler.h> 27a47a12beSStefan Roese #include "mp.h" 28f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 29a7b1e1b7SHaiying Wang #include <nand.h> 30a7b1e1b7SHaiying Wang #include <errno.h> 31a7b1e1b7SHaiying Wang #endif 32a47a12beSStefan Roese 33fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h" 34fbc20aabSTimur Tabi 35a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 36a47a12beSStefan Roese 37a47a12beSStefan Roese #ifdef CONFIG_QE 38a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 39a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 40a47a12beSStefan Roese int open_drain, int assign); 41a47a12beSStefan Roese extern void qe_init(uint qe_base); 42a47a12beSStefan Roese extern void qe_reset(void); 43a47a12beSStefan Roese 44a47a12beSStefan Roese static void config_qe_ioports(void) 45a47a12beSStefan Roese { 46a47a12beSStefan Roese u8 port, pin; 47a47a12beSStefan Roese int dir, open_drain, assign; 48a47a12beSStefan Roese int i; 49a47a12beSStefan Roese 50a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 51a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 52a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 53a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 54a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 55a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 56a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 57a47a12beSStefan Roese } 58a47a12beSStefan Roese } 59a47a12beSStefan Roese #endif 60a47a12beSStefan Roese 61a47a12beSStefan Roese #ifdef CONFIG_CPM2 62a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 63a47a12beSStefan Roese { 64a47a12beSStefan Roese int portnum; 65a47a12beSStefan Roese 66a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 67a47a12beSStefan Roese uint pmsk = 0, 68a47a12beSStefan Roese ppar = 0, 69a47a12beSStefan Roese psor = 0, 70a47a12beSStefan Roese pdir = 0, 71a47a12beSStefan Roese podr = 0, 72a47a12beSStefan Roese pdat = 0; 73a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 74a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 75a47a12beSStefan Roese uint msk = 1; 76a47a12beSStefan Roese 77a47a12beSStefan Roese /* 78a47a12beSStefan Roese * NOTE: 79a47a12beSStefan Roese * index 0 refers to pin 31, 80a47a12beSStefan Roese * index 31 refers to pin 0 81a47a12beSStefan Roese */ 82a47a12beSStefan Roese while (iopc < eiopc) { 83a47a12beSStefan Roese if (iopc->conf) { 84a47a12beSStefan Roese pmsk |= msk; 85a47a12beSStefan Roese if (iopc->ppar) 86a47a12beSStefan Roese ppar |= msk; 87a47a12beSStefan Roese if (iopc->psor) 88a47a12beSStefan Roese psor |= msk; 89a47a12beSStefan Roese if (iopc->pdir) 90a47a12beSStefan Roese pdir |= msk; 91a47a12beSStefan Roese if (iopc->podr) 92a47a12beSStefan Roese podr |= msk; 93a47a12beSStefan Roese if (iopc->pdat) 94a47a12beSStefan Roese pdat |= msk; 95a47a12beSStefan Roese } 96a47a12beSStefan Roese 97a47a12beSStefan Roese msk <<= 1; 98a47a12beSStefan Roese iopc++; 99a47a12beSStefan Roese } 100a47a12beSStefan Roese 101a47a12beSStefan Roese if (pmsk != 0) { 102a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 103a47a12beSStefan Roese uint tpmsk = ~pmsk; 104a47a12beSStefan Roese 105a47a12beSStefan Roese /* 106a47a12beSStefan Roese * the (somewhat confused) paragraph at the 107a47a12beSStefan Roese * bottom of page 35-5 warns that there might 108a47a12beSStefan Roese * be "unknown behaviour" when programming 109a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 110a47a12beSStefan Roese * decided this meant I had to disable the 111a47a12beSStefan Roese * dedicated function first, and enable it 112a47a12beSStefan Roese * last. 113a47a12beSStefan Roese */ 114a47a12beSStefan Roese iop->ppar &= tpmsk; 115a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 116a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 117a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 118a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 119a47a12beSStefan Roese iop->ppar |= ppar; 120a47a12beSStefan Roese } 121a47a12beSStefan Roese } 122a47a12beSStefan Roese } 123a47a12beSStefan Roese #endif 124a47a12beSStefan Roese 1256aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 1266aba33e9SKumar Gala static void enable_cpc(void) 1276aba33e9SKumar Gala { 1286aba33e9SKumar Gala int i; 1296aba33e9SKumar Gala u32 size = 0; 1306aba33e9SKumar Gala 1316aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 1326aba33e9SKumar Gala 1336aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 1346aba33e9SKumar Gala u32 cpccfg0 = in_be32(&cpc->cpccfg0); 1356aba33e9SKumar Gala size += CPC_CFG0_SZ_K(cpccfg0); 1362a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 1372a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) { 1382a9fab82SShaohui Xie /* find and disable LAW of SRAM */ 1392a9fab82SShaohui Xie struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR); 1402a9fab82SShaohui Xie 1412a9fab82SShaohui Xie if (law.index == -1) { 1422a9fab82SShaohui Xie printf("\nFatal error happened\n"); 1432a9fab82SShaohui Xie return; 1442a9fab82SShaohui Xie } 1452a9fab82SShaohui Xie disable_law(law.index); 1462a9fab82SShaohui Xie 1472a9fab82SShaohui Xie clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS); 1482a9fab82SShaohui Xie out_be32(&cpc->cpccsr0, 0); 1492a9fab82SShaohui Xie out_be32(&cpc->cpcsrcr0, 0); 1502a9fab82SShaohui Xie } 1512a9fab82SShaohui Xie #endif 1526aba33e9SKumar Gala 1531d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002 1541d2c2a62SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS); 1551d2c2a62SKumar Gala #endif 156868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003 157868da593SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS); 158868da593SKumar Gala #endif 15982125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593 16082125192SScott Wood setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21)); 16182125192SScott Wood #endif 1621d2c2a62SKumar Gala 1636aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); 1646aba33e9SKumar Gala /* Read back to sync write */ 1656aba33e9SKumar Gala in_be32(&cpc->cpccsr0); 1666aba33e9SKumar Gala 1676aba33e9SKumar Gala } 1686aba33e9SKumar Gala 1696aba33e9SKumar Gala printf("Corenet Platform Cache: %d KB enabled\n", size); 1706aba33e9SKumar Gala } 1716aba33e9SKumar Gala 172e56143e5SKim Phillips static void invalidate_cpc(void) 1736aba33e9SKumar Gala { 1746aba33e9SKumar Gala int i; 1756aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 1766aba33e9SKumar Gala 1776aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 1782a9fab82SShaohui Xie /* skip CPC when it used as all SRAM */ 1792a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) 1802a9fab82SShaohui Xie continue; 1816aba33e9SKumar Gala /* Flash invalidate the CPC and clear all the locks */ 1826aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); 1836aba33e9SKumar Gala while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) 1846aba33e9SKumar Gala ; 1856aba33e9SKumar Gala } 1866aba33e9SKumar Gala } 1876aba33e9SKumar Gala #else 1886aba33e9SKumar Gala #define enable_cpc() 1896aba33e9SKumar Gala #define invalidate_cpc() 1906aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */ 1916aba33e9SKumar Gala 192a47a12beSStefan Roese /* 193a47a12beSStefan Roese * Breathe some life into the CPU... 194a47a12beSStefan Roese * 195a47a12beSStefan Roese * Set up the memory map 196a47a12beSStefan Roese * initialize a bunch of registers 197a47a12beSStefan Roese */ 198a47a12beSStefan Roese 199a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 200a47a12beSStefan Roese static void corenet_tb_init(void) 201a47a12beSStefan Roese { 202a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 203a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 204a47a12beSStefan Roese volatile ccsr_pic_t *pic = 205680c613aSKim Phillips (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 206a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 207a47a12beSStefan Roese 208a47a12beSStefan Roese /* Enable the timebase register for this core */ 209a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 210a47a12beSStefan Roese } 211a47a12beSStefan Roese #endif 212a47a12beSStefan Roese 213a47a12beSStefan Roese void cpu_init_f (void) 214a47a12beSStefan Roese { 215a47a12beSStefan Roese extern void m8560_cpm_reset (void); 216f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 217f110fe94SStephen George ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 218f110fe94SStephen George #endif 2197065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 2207065b7d4SRuchika Gupta struct law_entry law; 2217065b7d4SRuchika Gupta #endif 222a47a12beSStefan Roese #ifdef CONFIG_MPC8548 223a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 224a47a12beSStefan Roese uint svr = get_svr(); 225a47a12beSStefan Roese 226a47a12beSStefan Roese /* 227a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 228a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 229a47a12beSStefan Roese * master tagged to make quick forward progress is present. 230a47a12beSStefan Roese * Fixed in silicon rev 2.1. 231a47a12beSStefan Roese */ 232a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 233a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 234a47a12beSStefan Roese #endif 235a47a12beSStefan Roese 236a47a12beSStefan Roese disable_tlb(14); 237a47a12beSStefan Roese disable_tlb(15); 238a47a12beSStefan Roese 2397065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 2407065b7d4SRuchika Gupta /* Disable the LAW created for NOR flash by the PBI commands */ 2417065b7d4SRuchika Gupta law = find_law(CONFIG_SYS_PBI_FLASH_BASE); 2427065b7d4SRuchika Gupta if (law.index != -1) 2437065b7d4SRuchika Gupta disable_law(law.index); 2447065b7d4SRuchika Gupta #endif 2457065b7d4SRuchika Gupta 246a47a12beSStefan Roese #ifdef CONFIG_CPM2 247a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 248a47a12beSStefan Roese #endif 249a47a12beSStefan Roese 250f51cdaf1SBecky Bruce init_early_memctl_regs(); 251a47a12beSStefan Roese 252a47a12beSStefan Roese #if defined(CONFIG_CPM2) 253a47a12beSStefan Roese m8560_cpm_reset(); 254a47a12beSStefan Roese #endif 255a47a12beSStefan Roese #ifdef CONFIG_QE 256a47a12beSStefan Roese /* Config QE ioports */ 257a47a12beSStefan Roese config_qe_ioports(); 258a47a12beSStefan Roese #endif 259a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 260a47a12beSStefan Roese dma_init(); 261a47a12beSStefan Roese #endif 262a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 263a47a12beSStefan Roese corenet_tb_init(); 264a47a12beSStefan Roese #endif 265a47a12beSStefan Roese init_used_tlb_cams(); 2666aba33e9SKumar Gala 2676aba33e9SKumar Gala /* Invalidate the CPC before DDR gets enabled */ 2686aba33e9SKumar Gala invalidate_cpc(); 269f110fe94SStephen George 270f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 271f110fe94SStephen George /* set DCSRCR so that DCSR space is 1G */ 272f110fe94SStephen George setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G); 273f110fe94SStephen George in_be32(&gur->dcsrcr); 274f110fe94SStephen George #endif 275f110fe94SStephen George 276a47a12beSStefan Roese } 277a47a12beSStefan Roese 27835079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */ 27935079aa9SKumar Gala static void __fsl_serdes__init(void) 28035079aa9SKumar Gala { 28135079aa9SKumar Gala return ; 28235079aa9SKumar Gala } 28335079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void); 284a47a12beSStefan Roese 2856d2b9da1SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 2866d2b9da1SYork Sun int enable_cluster_l2(void) 2876d2b9da1SYork Sun { 2886d2b9da1SYork Sun int i = 0; 2896d2b9da1SYork Sun u32 cluster; 2906d2b9da1SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 2916d2b9da1SYork Sun struct ccsr_cluster_l2 __iomem *l2cache; 2926d2b9da1SYork Sun 2936d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 2946d2b9da1SYork Sun if (cluster & TP_CLUSTER_EOC) 2956d2b9da1SYork Sun return 0; 2966d2b9da1SYork Sun 2976d2b9da1SYork Sun /* The first cache has already been set up, so skip it */ 2986d2b9da1SYork Sun i++; 2996d2b9da1SYork Sun 3006d2b9da1SYork Sun /* Look through the remaining clusters, and set up their caches */ 3016d2b9da1SYork Sun do { 302db9a8070SPrabhakar Kushwaha int j, cluster_valid = 0; 303db9a8070SPrabhakar Kushwaha 3046d2b9da1SYork Sun l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000); 305db9a8070SPrabhakar Kushwaha 3066d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 3076d2b9da1SYork Sun 308db9a8070SPrabhakar Kushwaha /* check that at least one core/accel is enabled in cluster */ 309db9a8070SPrabhakar Kushwaha for (j = 0; j < 4; j++) { 310db9a8070SPrabhakar Kushwaha u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK; 311db9a8070SPrabhakar Kushwaha u32 type = in_be32(&gur->tp_ityp[idx]); 312db9a8070SPrabhakar Kushwaha 313db9a8070SPrabhakar Kushwaha if (type & TP_ITYP_AV) 314db9a8070SPrabhakar Kushwaha cluster_valid = 1; 315db9a8070SPrabhakar Kushwaha } 316db9a8070SPrabhakar Kushwaha 317db9a8070SPrabhakar Kushwaha if (cluster_valid) { 3186d2b9da1SYork Sun /* set stash ID to (cluster) * 2 + 32 + 1 */ 3196d2b9da1SYork Sun clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1); 3206d2b9da1SYork Sun 3216d2b9da1SYork Sun printf("enable l2 for cluster %d %p\n", i, l2cache); 3226d2b9da1SYork Sun 3236d2b9da1SYork Sun out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC); 324db9a8070SPrabhakar Kushwaha while ((in_be32(&l2cache->l2csr0) 325db9a8070SPrabhakar Kushwaha & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0) 3266d2b9da1SYork Sun ; 3279cd95ac7SJames Yang out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE); 328db9a8070SPrabhakar Kushwaha } 3296d2b9da1SYork Sun i++; 3306d2b9da1SYork Sun } while (!(cluster & TP_CLUSTER_EOC)); 3316d2b9da1SYork Sun 3326d2b9da1SYork Sun return 0; 3336d2b9da1SYork Sun } 3346d2b9da1SYork Sun #endif 3356d2b9da1SYork Sun 336a47a12beSStefan Roese /* 337a47a12beSStefan Roese * Initialize L2 as cache. 338a47a12beSStefan Roese * 339a47a12beSStefan Roese * The newer 8548, etc, parts have twice as much cache, but 340a47a12beSStefan Roese * use the same bit-encoding as the older 8555, etc, parts. 341a47a12beSStefan Roese * 342a47a12beSStefan Roese */ 343a47a12beSStefan Roese int cpu_init_r(void) 344a47a12beSStefan Roese { 345fbc20aabSTimur Tabi __maybe_unused u32 svr = get_svr(); 3463f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 3476d2b9da1SYork Sun fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR; 3486d2b9da1SYork Sun #endif 3496d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE 3506d2b9da1SYork Sun ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR; 3516d2b9da1SYork Sun #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) 3526d2b9da1SYork Sun struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2; 3533f0202edSLan Chunhe #endif 354afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 3552a5fcb83SYork Sun extern int spin_table_compat; 3562a5fcb83SYork Sun const char *spin; 3572a5fcb83SYork Sun #endif 3583f0202edSLan Chunhe 3595e23ab0aSYork Sun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \ 3605e23ab0aSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011) 3615e23ab0aSYork Sun /* 36257125f22SYork Sun * CPU22 and NMG_CPU_A011 share the same workaround. 3635e23ab0aSYork Sun * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0 3645e23ab0aSYork Sun * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0 36557125f22SYork Sun * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both 36657125f22SYork Sun * fixed in 2.0. NMG_CPU_A011 is activated by default and can 36757125f22SYork Sun * be disabled by hwconfig with syntax: 36857125f22SYork Sun * 36957125f22SYork Sun * fsl_cpu_a011:disable 3705e23ab0aSYork Sun */ 37157125f22SYork Sun extern int enable_cpu_a011_workaround; 37257125f22SYork Sun #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22 37357125f22SYork Sun enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3); 37457125f22SYork Sun #else 37557125f22SYork Sun char buffer[HWCONFIG_BUFFER_SIZE]; 37657125f22SYork Sun char *buf = NULL; 37757125f22SYork Sun int n, res; 37857125f22SYork Sun 37957125f22SYork Sun n = getenv_f("hwconfig", buffer, sizeof(buffer)); 38057125f22SYork Sun if (n > 0) 38157125f22SYork Sun buf = buffer; 38257125f22SYork Sun 38357125f22SYork Sun res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf); 38457125f22SYork Sun if (res > 0) 38557125f22SYork Sun enable_cpu_a011_workaround = 0; 38657125f22SYork Sun else { 38757125f22SYork Sun if (n >= HWCONFIG_BUFFER_SIZE) { 38857125f22SYork Sun printf("fsl_cpu_a011 was not found. hwconfig variable " 38957125f22SYork Sun "may be too long\n"); 39057125f22SYork Sun } 39157125f22SYork Sun enable_cpu_a011_workaround = 39257125f22SYork Sun (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) || 39357125f22SYork Sun (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2); 39457125f22SYork Sun } 39557125f22SYork Sun #endif 39657125f22SYork Sun if (enable_cpu_a011_workaround) { 397fd3c9befSKumar Gala flush_dcache(); 398fd3c9befSKumar Gala mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS)); 399fd3c9befSKumar Gala sync(); 4001e9ea85fSYork Sun } 401fd3c9befSKumar Gala #endif 402*d217a9adSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812 403*d217a9adSYork Sun /* 404*d217a9adSYork Sun * A-005812 workaround sets bit 32 of SPR 976 for SoCs running 405*d217a9adSYork Sun * in write shadow mode. Checking DCWS before setting SPR 976. 406*d217a9adSYork Sun */ 407*d217a9adSYork Sun if (mfspr(L1CSR2) & L1CSR2_DCWS) 408*d217a9adSYork Sun mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000)); 409*d217a9adSYork Sun #endif 410fd3c9befSKumar Gala 411afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 4122a5fcb83SYork Sun spin = getenv("spin_table_compat"); 4132a5fcb83SYork Sun if (spin && (*spin == 'n')) 4142a5fcb83SYork Sun spin_table_compat = 0; 4152a5fcb83SYork Sun else 4162a5fcb83SYork Sun spin_table_compat = 1; 4172a5fcb83SYork Sun #endif 4182a5fcb83SYork Sun 419a47a12beSStefan Roese puts ("L2: "); 420a47a12beSStefan Roese 421a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 422a47a12beSStefan Roese volatile uint cache_ctl; 423fbc20aabSTimur Tabi uint ver; 424a47a12beSStefan Roese u32 l2siz_field; 425a47a12beSStefan Roese 426a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 427a47a12beSStefan Roese 428a47a12beSStefan Roese asm("msync;isync"); 429a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 430a47a12beSStefan Roese 431a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 432a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 433a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 434a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 435a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 436a47a12beSStefan Roese 437a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 438a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 439a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 440a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 441a47a12beSStefan Roese 442a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 443a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 444a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 445a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 446a47a12beSStefan Roese } 447a47a12beSStefan Roese #endif 448a47a12beSStefan Roese 449a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 450a47a12beSStefan Roese 451a47a12beSStefan Roese switch (l2siz_field) { 452a47a12beSStefan Roese case 0x0: 453a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 454a47a12beSStefan Roese return -1; 455a47a12beSStefan Roese break; 456a47a12beSStefan Roese case 0x1: 457a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 45848f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 459a47a12beSStefan Roese puts("128 KB "); 460a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */ 461a47a12beSStefan Roese cache_ctl = 0xc4000000; 462a47a12beSStefan Roese } else { 463a47a12beSStefan Roese puts("256 KB "); 464a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 465a47a12beSStefan Roese } 466a47a12beSStefan Roese break; 467a47a12beSStefan Roese case 0x2: 468a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 46948f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 470a47a12beSStefan Roese puts("256 KB "); 471a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */ 472a47a12beSStefan Roese cache_ctl = 0xc8000000; 473a47a12beSStefan Roese } else { 474a47a12beSStefan Roese puts ("512 KB "); 475a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 476a47a12beSStefan Roese cache_ctl = 0xc0000000; 477a47a12beSStefan Roese } 478a47a12beSStefan Roese break; 479a47a12beSStefan Roese case 0x3: 480a47a12beSStefan Roese puts("1024 KB "); 481a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 482a47a12beSStefan Roese cache_ctl = 0xc0000000; 483a47a12beSStefan Roese break; 484a47a12beSStefan Roese } 485a47a12beSStefan Roese 486a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 487a47a12beSStefan Roese puts("already enabled"); 488888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE) 489e4c9a35dSKumar Gala u32 l2srbar = l2cache->l2srbar0; 490a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 491a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 492a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 493a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 4949a511bd6SScott Wood printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 495a47a12beSStefan Roese } 496a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 497a47a12beSStefan Roese puts("\n"); 498a47a12beSStefan Roese } else { 499a47a12beSStefan Roese asm("msync;isync"); 500a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 501a47a12beSStefan Roese asm("msync;isync"); 502a47a12beSStefan Roese puts("enabled\n"); 503a47a12beSStefan Roese } 504a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 50548f6a5c3SYork Sun if (SVR_SOC_VER(svr) == SVR_P2040) { 506acf3f8daSKumar Gala puts("N/A\n"); 507acf3f8daSKumar Gala goto skip_l2; 508acf3f8daSKumar Gala } 509acf3f8daSKumar Gala 510a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 511a47a12beSStefan Roese 512a47a12beSStefan Roese /* invalidate the L2 cache */ 513a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 514a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 515a47a12beSStefan Roese ; 516a47a12beSStefan Roese 517a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 518a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 519a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 520a47a12beSStefan Roese #endif 521a47a12beSStefan Roese 522a47a12beSStefan Roese /* enable the cache */ 523a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 524a47a12beSStefan Roese 525a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 526a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 527a47a12beSStefan Roese ; 528a47a12beSStefan Roese printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64); 529a47a12beSStefan Roese } 530acf3f8daSKumar Gala 531acf3f8daSKumar Gala skip_l2: 5326d2b9da1SYork Sun #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) 5336d2b9da1SYork Sun if (l2cache->l2csr0 & L2CSR0_L2E) 5346d2b9da1SYork Sun printf("%d KB enabled\n", (l2cache->l2cfg0 & 0x3fff) * 64); 5356d2b9da1SYork Sun 5366d2b9da1SYork Sun enable_cluster_l2(); 537a47a12beSStefan Roese #else 538a47a12beSStefan Roese puts("disabled\n"); 539a47a12beSStefan Roese #endif 5406aba33e9SKumar Gala 5416aba33e9SKumar Gala enable_cpc(); 5426aba33e9SKumar Gala 543cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES 544af025065SKumar Gala /* needs to be in ram since code uses global static vars */ 545af025065SKumar Gala fsl_serdes_init(); 546cb93071bSYork Sun #endif 547af025065SKumar Gala 54872bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871 54972bd83cdSShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) { 55072bd83cdSShengzhou Liu int i; 55172bd83cdSShengzhou Liu __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c; 55272bd83cdSShengzhou Liu 55372bd83cdSShengzhou Liu for (i = 0; i < 12; i++) { 55472bd83cdSShengzhou Liu p += i + (i > 5 ? 11 : 0); 55572bd83cdSShengzhou Liu out_be32(p, 0x2); 55672bd83cdSShengzhou Liu } 55772bd83cdSShengzhou Liu p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108; 55872bd83cdSShengzhou Liu out_be32(p, 0x34); 55972bd83cdSShengzhou Liu } 56072bd83cdSShengzhou Liu #endif 56172bd83cdSShengzhou Liu 562a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO 563a09b9b68SKumar Gala srio_init(); 564c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER 565ff65f126SLiu Gang char *s = getenv("bootmaster"); 566ff65f126SLiu Gang if (s) { 567ff65f126SLiu Gang if (!strcmp(s, "SRIO1")) { 568ff65f126SLiu Gang srio_boot_master(1); 569ff65f126SLiu Gang srio_boot_master_release_slave(1); 570ff65f126SLiu Gang } 571ff65f126SLiu Gang if (!strcmp(s, "SRIO2")) { 572ff65f126SLiu Gang srio_boot_master(2); 573ff65f126SLiu Gang srio_boot_master_release_slave(2); 574ff65f126SLiu Gang } 575ff65f126SLiu Gang } 5765ffa88ecSLiu Gang #endif 577a09b9b68SKumar Gala #endif 578a09b9b68SKumar Gala 579a47a12beSStefan Roese #if defined(CONFIG_MP) 580a47a12beSStefan Roese setup_mp(); 581a47a12beSStefan Roese #endif 5823f0202edSLan Chunhe 5834e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13 584ae026ffdSRoy Zang { 5854e0be34aSZang Roy-R61911 if (SVR_MAJ(svr) < 3) { 586ae026ffdSRoy Zang void *p; 587ae026ffdSRoy Zang p = (void *)CONFIG_SYS_DCSRBAR + 0x20520; 588ae026ffdSRoy Zang setbits_be32(p, 1 << (31 - 14)); 589ae026ffdSRoy Zang } 5904e0be34aSZang Roy-R61911 } 591ae026ffdSRoy Zang #endif 592ae026ffdSRoy Zang 5933f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 5943f0202edSLan Chunhe /* 5953f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 5963f0202edSLan Chunhe * speed for NOR flash. 5973f0202edSLan Chunhe */ 5983f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 5993f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 6003f0202edSLan Chunhe isync(); 6012b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103 6022b3a1cddSKumar Gala udelay(100); 6032b3a1cddSKumar Gala #endif 6043f0202edSLan Chunhe #endif 6053f0202edSLan Chunhe 60686221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE 60786221f09SRoy Zang { 60886221f09SRoy Zang ccsr_usb_phy_t *usb_phy1 = 60986221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 61086221f09SRoy Zang out_be32(&usb_phy1->usb_enable_override, 61186221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 61286221f09SRoy Zang } 61386221f09SRoy Zang #endif 61486221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE 61586221f09SRoy Zang { 61686221f09SRoy Zang ccsr_usb_phy_t *usb_phy2 = 61786221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR; 61886221f09SRoy Zang out_be32(&usb_phy2->usb_enable_override, 61986221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 62086221f09SRoy Zang } 62186221f09SRoy Zang #endif 62286221f09SRoy Zang 62399d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14 62499d7b0a4SXulei /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal 62599d7b0a4SXulei * multi-bit ECC errors which has impact on performance, so software 62699d7b0a4SXulei * should disable all ECC reporting from USB1 and USB2. 62799d7b0a4SXulei */ 62899d7b0a4SXulei if (IS_SVR_REV(get_svr(), 1, 0)) { 62999d7b0a4SXulei struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *) 63099d7b0a4SXulei (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET); 63199d7b0a4SXulei setbits_be32(&dcfg->ecccr1, 63299d7b0a4SXulei (DCSR_DCFG_ECC_DISABLE_USB1 | 63399d7b0a4SXulei DCSR_DCFG_ECC_DISABLE_USB2)); 63499d7b0a4SXulei } 63599d7b0a4SXulei #endif 63699d7b0a4SXulei 6373fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE) 6383fa75c87SRoy Zang ccsr_usb_phy_t *usb_phy = 6393fa75c87SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 6403fa75c87SRoy Zang setbits_be32(&usb_phy->pllprg[1], 6413fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN | 6423fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN | 6433fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_MFI | 6443fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN); 6453fa75c87SRoy Zang setbits_be32(&usb_phy->port1.ctrl, 6463fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 6473fa75c87SRoy Zang setbits_be32(&usb_phy->port1.drvvbuscfg, 6483fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 6493fa75c87SRoy Zang setbits_be32(&usb_phy->port1.pwrfltcfg, 6503fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 6513fa75c87SRoy Zang setbits_be32(&usb_phy->port2.ctrl, 6523fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 6533fa75c87SRoy Zang setbits_be32(&usb_phy->port2.drvvbuscfg, 6543fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 6553fa75c87SRoy Zang setbits_be32(&usb_phy->port2.pwrfltcfg, 6563fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 6573fa75c87SRoy Zang #endif 6583fa75c87SRoy Zang 659c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET 660c916d7c9SKumar Gala fman_enet_init(); 661c916d7c9SKumar Gala #endif 662c916d7c9SKumar Gala 663fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001) 664fbc20aabSTimur Tabi /* 665fbc20aabSTimur Tabi * For P1022/1013 Rev1.0 silicon, after power on SATA host 666fbc20aabSTimur Tabi * controller is configured in legacy mode instead of the 667fbc20aabSTimur Tabi * expected enterprise mode. Software needs to clear bit[28] 668fbc20aabSTimur Tabi * of HControl register to change to enterprise mode from 669fbc20aabSTimur Tabi * legacy mode. We assume that the controller is offline. 670fbc20aabSTimur Tabi */ 671fbc20aabSTimur Tabi if (IS_SVR_REV(svr, 1, 0) && 672fbc20aabSTimur Tabi ((SVR_SOC_VER(svr) == SVR_P1022) || 67348f6a5c3SYork Sun (SVR_SOC_VER(svr) == SVR_P1013))) { 674fbc20aabSTimur Tabi fsl_sata_reg_t *reg; 675fbc20aabSTimur Tabi 676fbc20aabSTimur Tabi /* first SATA controller */ 677fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR; 678fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 679fbc20aabSTimur Tabi 680fbc20aabSTimur Tabi /* second SATA controller */ 681fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR; 682fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 683fbc20aabSTimur Tabi } 684fbc20aabSTimur Tabi #endif 685fbc20aabSTimur Tabi 686fbc20aabSTimur Tabi 687a47a12beSStefan Roese return 0; 688a47a12beSStefan Roese } 689a47a12beSStefan Roese 690a47a12beSStefan Roese extern void setup_ivors(void); 691a47a12beSStefan Roese 692a47a12beSStefan Roese void arch_preboot_os(void) 693a47a12beSStefan Roese { 694a47a12beSStefan Roese u32 msr; 695a47a12beSStefan Roese 696a47a12beSStefan Roese /* 697a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 698a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 699a47a12beSStefan Roese * disabled by the time we get called. 700a47a12beSStefan Roese */ 701a47a12beSStefan Roese msr = mfmsr(); 7025344f7a2SPrabhakar Kushwaha msr &= ~(MSR_ME|MSR_CE); 703a47a12beSStefan Roese mtmsr(msr); 704a47a12beSStefan Roese 705a47a12beSStefan Roese setup_ivors(); 706a47a12beSStefan Roese } 707f54fe87aSKumar Gala 708f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA) 709f54fe87aSKumar Gala int sata_initialize(void) 710f54fe87aSKumar Gala { 711f54fe87aSKumar Gala if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2)) 712f54fe87aSKumar Gala return __sata_initialize(); 713f54fe87aSKumar Gala 714f54fe87aSKumar Gala return 1; 715f54fe87aSKumar Gala } 716f54fe87aSKumar Gala #endif 717f9a33f1cSKumar Gala 718f9a33f1cSKumar Gala void cpu_secondary_init_r(void) 719f9a33f1cSKumar Gala { 720f9a33f1cSKumar Gala #ifdef CONFIG_QE 721f9a33f1cSKumar Gala uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 722f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 723a7b1e1b7SHaiying Wang int ret; 724f2717b47STimur Tabi size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH; 725a7b1e1b7SHaiying Wang 726a7b1e1b7SHaiying Wang /* load QE firmware from NAND flash to DDR first */ 727f2717b47STimur Tabi ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND, 728f2717b47STimur Tabi &fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR); 729a7b1e1b7SHaiying Wang 730a7b1e1b7SHaiying Wang if (ret && ret == -EUCLEAN) { 731a7b1e1b7SHaiying Wang printf ("NAND read for QE firmware at offset %x failed %d\n", 732f2717b47STimur Tabi CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret); 733a7b1e1b7SHaiying Wang } 734a7b1e1b7SHaiying Wang #endif 735f9a33f1cSKumar Gala qe_init(qe_base); 736f9a33f1cSKumar Gala qe_reset(); 737f9a33f1cSKumar Gala #endif 738f9a33f1cSKumar Gala } 739