1a47a12beSStefan Roese /* 2a09b9b68SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11a47a12beSStefan Roese */ 12a47a12beSStefan Roese 13a47a12beSStefan Roese #include <common.h> 14a47a12beSStefan Roese #include <watchdog.h> 15a47a12beSStefan Roese #include <asm/processor.h> 16a47a12beSStefan Roese #include <ioports.h> 17f54fe87aSKumar Gala #include <sata.h> 18c916d7c9SKumar Gala #include <fm_eth.h> 19a47a12beSStefan Roese #include <asm/io.h> 20fd3c9befSKumar Gala #include <asm/cache.h> 21a47a12beSStefan Roese #include <asm/mmu.h> 22133fbfa9SYork Sun #include <asm/fsl_errata.h> 23a47a12beSStefan Roese #include <asm/fsl_law.h> 24f54fe87aSKumar Gala #include <asm/fsl_serdes.h> 255ffa88ecSLiu Gang #include <asm/fsl_srio.h> 269dee205dSramneek mehresh #include <fsl_usb.h> 2757125f22SYork Sun #include <hwconfig.h> 28fbc20aabSTimur Tabi #include <linux/compiler.h> 29a47a12beSStefan Roese #include "mp.h" 30f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 31a7b1e1b7SHaiying Wang #include <nand.h> 32a7b1e1b7SHaiying Wang #include <errno.h> 33a7b1e1b7SHaiying Wang #endif 34a47a12beSStefan Roese 35fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h" 362a44efebSZhao Qiang #ifdef CONFIG_U_QE 372a44efebSZhao Qiang #include "../../../../drivers/qe/qe.h" 382a44efebSZhao Qiang #endif 39fbc20aabSTimur Tabi 40a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 41a47a12beSStefan Roese 429c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 439c641a87SSuresh Gupta void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy) 449c641a87SSuresh Gupta { 459c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE 469c641a87SSuresh Gupta u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg); 479c641a87SSuresh Gupta 489c641a87SSuresh Gupta /* Increase Disconnect Threshold by 50mV */ 499c641a87SSuresh Gupta xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | 509c641a87SSuresh Gupta INC_DCNT_THRESHOLD_50MV; 519c641a87SSuresh Gupta /* Enable programming of USB High speed Disconnect threshold */ 529c641a87SSuresh Gupta xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; 539c641a87SSuresh Gupta out_be32(&usb_phy->port1.xcvrprg, xcvrprg); 549c641a87SSuresh Gupta 559c641a87SSuresh Gupta xcvrprg = in_be32(&usb_phy->port2.xcvrprg); 569c641a87SSuresh Gupta /* Increase Disconnect Threshold by 50mV */ 579c641a87SSuresh Gupta xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | 589c641a87SSuresh Gupta INC_DCNT_THRESHOLD_50MV; 599c641a87SSuresh Gupta /* Enable programming of USB High speed Disconnect threshold */ 609c641a87SSuresh Gupta xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; 619c641a87SSuresh Gupta out_be32(&usb_phy->port2.xcvrprg, xcvrprg); 629c641a87SSuresh Gupta #else 639c641a87SSuresh Gupta 649c641a87SSuresh Gupta u32 temp = 0; 659c641a87SSuresh Gupta u32 status = in_be32(&usb_phy->status1); 669c641a87SSuresh Gupta 679c641a87SSuresh Gupta u32 squelch_prog_rd_0_2 = 689c641a87SSuresh Gupta (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0) 699c641a87SSuresh Gupta & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; 709c641a87SSuresh Gupta 719c641a87SSuresh Gupta u32 squelch_prog_rd_3_5 = 729c641a87SSuresh Gupta (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3) 739c641a87SSuresh Gupta & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; 749c641a87SSuresh Gupta 759c641a87SSuresh Gupta setbits_be32(&usb_phy->config1, 769c641a87SSuresh Gupta CONFIG_SYS_FSL_USB_HS_DISCNCT_INC); 779c641a87SSuresh Gupta setbits_be32(&usb_phy->config2, 789c641a87SSuresh Gupta CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL); 799c641a87SSuresh Gupta 809c641a87SSuresh Gupta temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0; 819c641a87SSuresh Gupta out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); 829c641a87SSuresh Gupta 839c641a87SSuresh Gupta temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3; 849c641a87SSuresh Gupta out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); 859c641a87SSuresh Gupta #endif 869c641a87SSuresh Gupta } 879c641a87SSuresh Gupta #endif 889c641a87SSuresh Gupta 899c641a87SSuresh Gupta 902a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) 91a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 92a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 93a47a12beSStefan Roese int open_drain, int assign); 94a47a12beSStefan Roese extern void qe_init(uint qe_base); 95a47a12beSStefan Roese extern void qe_reset(void); 96a47a12beSStefan Roese 97a47a12beSStefan Roese static void config_qe_ioports(void) 98a47a12beSStefan Roese { 99a47a12beSStefan Roese u8 port, pin; 100a47a12beSStefan Roese int dir, open_drain, assign; 101a47a12beSStefan Roese int i; 102a47a12beSStefan Roese 103a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 104a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 105a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 106a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 107a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 108a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 109a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 110a47a12beSStefan Roese } 111a47a12beSStefan Roese } 112a47a12beSStefan Roese #endif 113a47a12beSStefan Roese 114a47a12beSStefan Roese #ifdef CONFIG_CPM2 115a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 116a47a12beSStefan Roese { 117a47a12beSStefan Roese int portnum; 118a47a12beSStefan Roese 119a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 120a47a12beSStefan Roese uint pmsk = 0, 121a47a12beSStefan Roese ppar = 0, 122a47a12beSStefan Roese psor = 0, 123a47a12beSStefan Roese pdir = 0, 124a47a12beSStefan Roese podr = 0, 125a47a12beSStefan Roese pdat = 0; 126a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 127a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 128a47a12beSStefan Roese uint msk = 1; 129a47a12beSStefan Roese 130a47a12beSStefan Roese /* 131a47a12beSStefan Roese * NOTE: 132a47a12beSStefan Roese * index 0 refers to pin 31, 133a47a12beSStefan Roese * index 31 refers to pin 0 134a47a12beSStefan Roese */ 135a47a12beSStefan Roese while (iopc < eiopc) { 136a47a12beSStefan Roese if (iopc->conf) { 137a47a12beSStefan Roese pmsk |= msk; 138a47a12beSStefan Roese if (iopc->ppar) 139a47a12beSStefan Roese ppar |= msk; 140a47a12beSStefan Roese if (iopc->psor) 141a47a12beSStefan Roese psor |= msk; 142a47a12beSStefan Roese if (iopc->pdir) 143a47a12beSStefan Roese pdir |= msk; 144a47a12beSStefan Roese if (iopc->podr) 145a47a12beSStefan Roese podr |= msk; 146a47a12beSStefan Roese if (iopc->pdat) 147a47a12beSStefan Roese pdat |= msk; 148a47a12beSStefan Roese } 149a47a12beSStefan Roese 150a47a12beSStefan Roese msk <<= 1; 151a47a12beSStefan Roese iopc++; 152a47a12beSStefan Roese } 153a47a12beSStefan Roese 154a47a12beSStefan Roese if (pmsk != 0) { 155a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 156a47a12beSStefan Roese uint tpmsk = ~pmsk; 157a47a12beSStefan Roese 158a47a12beSStefan Roese /* 159a47a12beSStefan Roese * the (somewhat confused) paragraph at the 160a47a12beSStefan Roese * bottom of page 35-5 warns that there might 161a47a12beSStefan Roese * be "unknown behaviour" when programming 162a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 163a47a12beSStefan Roese * decided this meant I had to disable the 164a47a12beSStefan Roese * dedicated function first, and enable it 165a47a12beSStefan Roese * last. 166a47a12beSStefan Roese */ 167a47a12beSStefan Roese iop->ppar &= tpmsk; 168a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 169a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 170a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 171a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 172a47a12beSStefan Roese iop->ppar |= ppar; 173a47a12beSStefan Roese } 174a47a12beSStefan Roese } 175a47a12beSStefan Roese } 176a47a12beSStefan Roese #endif 177a47a12beSStefan Roese 1786aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 179fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F) 180fb4a2409SAneesh Bansal static void disable_cpc_sram(void) 1816aba33e9SKumar Gala { 1826aba33e9SKumar Gala int i; 1836aba33e9SKumar Gala 1846aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 1856aba33e9SKumar Gala 1866aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 1872a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) { 1882a9fab82SShaohui Xie /* find and disable LAW of SRAM */ 1892a9fab82SShaohui Xie struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR); 1902a9fab82SShaohui Xie 1912a9fab82SShaohui Xie if (law.index == -1) { 1922a9fab82SShaohui Xie printf("\nFatal error happened\n"); 1932a9fab82SShaohui Xie return; 1942a9fab82SShaohui Xie } 1952a9fab82SShaohui Xie disable_law(law.index); 1962a9fab82SShaohui Xie 1972a9fab82SShaohui Xie clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS); 1982a9fab82SShaohui Xie out_be32(&cpc->cpccsr0, 0); 1992a9fab82SShaohui Xie out_be32(&cpc->cpcsrcr0, 0); 2002a9fab82SShaohui Xie } 201fb4a2409SAneesh Bansal } 202fb4a2409SAneesh Bansal } 2032a9fab82SShaohui Xie #endif 2046aba33e9SKumar Gala 205fb4a2409SAneesh Bansal static void enable_cpc(void) 206fb4a2409SAneesh Bansal { 207fb4a2409SAneesh Bansal int i; 208fb4a2409SAneesh Bansal u32 size = 0; 209fb4a2409SAneesh Bansal 210fb4a2409SAneesh Bansal cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 211fb4a2409SAneesh Bansal 212fb4a2409SAneesh Bansal for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 213fb4a2409SAneesh Bansal u32 cpccfg0 = in_be32(&cpc->cpccfg0); 214fb4a2409SAneesh Bansal size += CPC_CFG0_SZ_K(cpccfg0); 215fb4a2409SAneesh Bansal 2161d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002 2171d2c2a62SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS); 2181d2c2a62SKumar Gala #endif 219868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003 220868da593SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS); 221868da593SKumar Gala #endif 22282125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593 22382125192SScott Wood setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21)); 22482125192SScott Wood #endif 225133fbfa9SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379 226133fbfa9SYork Sun if (has_erratum_a006379()) { 227133fbfa9SYork Sun setbits_be32(&cpc->cpchdbcr0, 228133fbfa9SYork Sun CPC_HDBCR0_SPLRU_LEVEL_EN); 229133fbfa9SYork Sun } 230133fbfa9SYork Sun #endif 2311d2c2a62SKumar Gala 2326aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); 2336aba33e9SKumar Gala /* Read back to sync write */ 2346aba33e9SKumar Gala in_be32(&cpc->cpccsr0); 2356aba33e9SKumar Gala 2366aba33e9SKumar Gala } 2376aba33e9SKumar Gala 2382f848f97SShruti Kanetkar puts("Corenet Platform Cache: "); 2392f848f97SShruti Kanetkar print_size(size * 1024, " enabled\n"); 2406aba33e9SKumar Gala } 2416aba33e9SKumar Gala 242e56143e5SKim Phillips static void invalidate_cpc(void) 2436aba33e9SKumar Gala { 2446aba33e9SKumar Gala int i; 2456aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 2466aba33e9SKumar Gala 2476aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 2482a9fab82SShaohui Xie /* skip CPC when it used as all SRAM */ 2492a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) 2502a9fab82SShaohui Xie continue; 2516aba33e9SKumar Gala /* Flash invalidate the CPC and clear all the locks */ 2526aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); 2536aba33e9SKumar Gala while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) 2546aba33e9SKumar Gala ; 2556aba33e9SKumar Gala } 2566aba33e9SKumar Gala } 2576aba33e9SKumar Gala #else 2586aba33e9SKumar Gala #define enable_cpc() 2596aba33e9SKumar Gala #define invalidate_cpc() 2606aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */ 2616aba33e9SKumar Gala 262a47a12beSStefan Roese /* 263a47a12beSStefan Roese * Breathe some life into the CPU... 264a47a12beSStefan Roese * 265a47a12beSStefan Roese * Set up the memory map 266a47a12beSStefan Roese * initialize a bunch of registers 267a47a12beSStefan Roese */ 268a47a12beSStefan Roese 269a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 270a47a12beSStefan Roese static void corenet_tb_init(void) 271a47a12beSStefan Roese { 272a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 273a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 274a47a12beSStefan Roese volatile ccsr_pic_t *pic = 275680c613aSKim Phillips (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 276a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 277a47a12beSStefan Roese 278a47a12beSStefan Roese /* Enable the timebase register for this core */ 279a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 280a47a12beSStefan Roese } 281a47a12beSStefan Roese #endif 282a47a12beSStefan Roese 283*c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 284*c3678b09SYork Sun void fsl_erratum_a007212_workaround(void) 285*c3678b09SYork Sun { 286*c3678b09SYork Sun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 287*c3678b09SYork Sun u32 ddr_pll_ratio; 288*c3678b09SYork Sun u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20); 289*c3678b09SYork Sun u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28); 290*c3678b09SYork Sun u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80); 291*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 292*c3678b09SYork Sun u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40); 293*c3678b09SYork Sun u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48); 294*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 295*c3678b09SYork Sun u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60); 296*c3678b09SYork Sun u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68); 297*c3678b09SYork Sun #endif 298*c3678b09SYork Sun #endif 299*c3678b09SYork Sun /* 300*c3678b09SYork Sun * Even this workaround applies to selected version of SoCs, it is 301*c3678b09SYork Sun * safe to apply to all versions, with the limitation of odd ratios. 302*c3678b09SYork Sun * If RCW has disabled DDR PLL, we have to apply this workaround, 303*c3678b09SYork Sun * otherwise DDR will not work. 304*c3678b09SYork Sun */ 305*c3678b09SYork Sun ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> 306*c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) & 307*c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; 308*c3678b09SYork Sun /* check if RCW sets ratio to 0, required by this workaround */ 309*c3678b09SYork Sun if (ddr_pll_ratio != 0) 310*c3678b09SYork Sun return; 311*c3678b09SYork Sun ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> 312*c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) & 313*c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; 314*c3678b09SYork Sun /* check if reserved bits have the desired ratio */ 315*c3678b09SYork Sun if (ddr_pll_ratio == 0) { 316*c3678b09SYork Sun printf("Error: Unknown DDR PLL ratio!\n"); 317*c3678b09SYork Sun return; 318*c3678b09SYork Sun } 319*c3678b09SYork Sun ddr_pll_ratio >>= 1; 320*c3678b09SYork Sun 321*c3678b09SYork Sun setbits_be32(plldadcr1, 0x02000001); 322*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 323*c3678b09SYork Sun setbits_be32(plldadcr2, 0x02000001); 324*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 325*c3678b09SYork Sun setbits_be32(plldadcr3, 0x02000001); 326*c3678b09SYork Sun #endif 327*c3678b09SYork Sun #endif 328*c3678b09SYork Sun setbits_be32(dpdovrcr4, 0xe0000000); 329*c3678b09SYork Sun out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1)); 330*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 331*c3678b09SYork Sun out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1)); 332*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 333*c3678b09SYork Sun out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1)); 334*c3678b09SYork Sun #endif 335*c3678b09SYork Sun #endif 336*c3678b09SYork Sun udelay(100); 337*c3678b09SYork Sun clrbits_be32(plldadcr1, 0x02000001); 338*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 339*c3678b09SYork Sun clrbits_be32(plldadcr2, 0x02000001); 340*c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 341*c3678b09SYork Sun clrbits_be32(plldadcr3, 0x02000001); 342*c3678b09SYork Sun #endif 343*c3678b09SYork Sun #endif 344*c3678b09SYork Sun clrbits_be32(dpdovrcr4, 0xe0000000); 345*c3678b09SYork Sun } 346*c3678b09SYork Sun #endif 347*c3678b09SYork Sun 348a47a12beSStefan Roese void cpu_init_f (void) 349a47a12beSStefan Roese { 350a47a12beSStefan Roese extern void m8560_cpm_reset (void); 351f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 352f110fe94SStephen George ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 353f110fe94SStephen George #endif 3547065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 3557065b7d4SRuchika Gupta struct law_entry law; 3567065b7d4SRuchika Gupta #endif 357a47a12beSStefan Roese #ifdef CONFIG_MPC8548 358a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 359a47a12beSStefan Roese uint svr = get_svr(); 360a47a12beSStefan Roese 361a47a12beSStefan Roese /* 362a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 363a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 364a47a12beSStefan Roese * master tagged to make quick forward progress is present. 365a47a12beSStefan Roese * Fixed in silicon rev 2.1. 366a47a12beSStefan Roese */ 367a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 368a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 369a47a12beSStefan Roese #endif 370a47a12beSStefan Roese 371a47a12beSStefan Roese disable_tlb(14); 372a47a12beSStefan Roese disable_tlb(15); 373a47a12beSStefan Roese 3747065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 3757065b7d4SRuchika Gupta /* Disable the LAW created for NOR flash by the PBI commands */ 3767065b7d4SRuchika Gupta law = find_law(CONFIG_SYS_PBI_FLASH_BASE); 3777065b7d4SRuchika Gupta if (law.index != -1) 3787065b7d4SRuchika Gupta disable_law(law.index); 379fb4a2409SAneesh Bansal 380fb4a2409SAneesh Bansal #if defined(CONFIG_SYS_CPC_REINIT_F) 381fb4a2409SAneesh Bansal disable_cpc_sram(); 382fb4a2409SAneesh Bansal #endif 3837065b7d4SRuchika Gupta #endif 3847065b7d4SRuchika Gupta 385a47a12beSStefan Roese #ifdef CONFIG_CPM2 386a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 387a47a12beSStefan Roese #endif 388a47a12beSStefan Roese 389f51cdaf1SBecky Bruce init_early_memctl_regs(); 390a47a12beSStefan Roese 391a47a12beSStefan Roese #if defined(CONFIG_CPM2) 392a47a12beSStefan Roese m8560_cpm_reset(); 393a47a12beSStefan Roese #endif 3942a44efebSZhao Qiang 3952a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) 396a47a12beSStefan Roese /* Config QE ioports */ 397a47a12beSStefan Roese config_qe_ioports(); 398a47a12beSStefan Roese #endif 3992a44efebSZhao Qiang 400a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 401a47a12beSStefan Roese dma_init(); 402a47a12beSStefan Roese #endif 403a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 404a47a12beSStefan Roese corenet_tb_init(); 405a47a12beSStefan Roese #endif 406a47a12beSStefan Roese init_used_tlb_cams(); 4076aba33e9SKumar Gala 4086aba33e9SKumar Gala /* Invalidate the CPC before DDR gets enabled */ 4096aba33e9SKumar Gala invalidate_cpc(); 410f110fe94SStephen George 411f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 412f110fe94SStephen George /* set DCSRCR so that DCSR space is 1G */ 413f110fe94SStephen George setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G); 414f110fe94SStephen George in_be32(&gur->dcsrcr); 415f110fe94SStephen George #endif 416f110fe94SStephen George 417*c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 418*c3678b09SYork Sun fsl_erratum_a007212_workaround(); 419*c3678b09SYork Sun #endif 420*c3678b09SYork Sun 421a47a12beSStefan Roese } 422a47a12beSStefan Roese 42335079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */ 42435079aa9SKumar Gala static void __fsl_serdes__init(void) 42535079aa9SKumar Gala { 42635079aa9SKumar Gala return ; 42735079aa9SKumar Gala } 42835079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void); 429a47a12beSStefan Roese 430e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 4316d2b9da1SYork Sun int enable_cluster_l2(void) 4326d2b9da1SYork Sun { 4336d2b9da1SYork Sun int i = 0; 4346d2b9da1SYork Sun u32 cluster; 4356d2b9da1SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 4366d2b9da1SYork Sun struct ccsr_cluster_l2 __iomem *l2cache; 4376d2b9da1SYork Sun 4386d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 4396d2b9da1SYork Sun if (cluster & TP_CLUSTER_EOC) 4406d2b9da1SYork Sun return 0; 4416d2b9da1SYork Sun 4426d2b9da1SYork Sun /* The first cache has already been set up, so skip it */ 4436d2b9da1SYork Sun i++; 4446d2b9da1SYork Sun 4456d2b9da1SYork Sun /* Look through the remaining clusters, and set up their caches */ 4466d2b9da1SYork Sun do { 447db9a8070SPrabhakar Kushwaha int j, cluster_valid = 0; 448db9a8070SPrabhakar Kushwaha 4496d2b9da1SYork Sun l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000); 450db9a8070SPrabhakar Kushwaha 4516d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 4526d2b9da1SYork Sun 453db9a8070SPrabhakar Kushwaha /* check that at least one core/accel is enabled in cluster */ 454db9a8070SPrabhakar Kushwaha for (j = 0; j < 4; j++) { 455db9a8070SPrabhakar Kushwaha u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK; 456db9a8070SPrabhakar Kushwaha u32 type = in_be32(&gur->tp_ityp[idx]); 457db9a8070SPrabhakar Kushwaha 458db9a8070SPrabhakar Kushwaha if (type & TP_ITYP_AV) 459db9a8070SPrabhakar Kushwaha cluster_valid = 1; 460db9a8070SPrabhakar Kushwaha } 461db9a8070SPrabhakar Kushwaha 462db9a8070SPrabhakar Kushwaha if (cluster_valid) { 4636d2b9da1SYork Sun /* set stash ID to (cluster) * 2 + 32 + 1 */ 4646d2b9da1SYork Sun clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1); 4656d2b9da1SYork Sun 4666d2b9da1SYork Sun printf("enable l2 for cluster %d %p\n", i, l2cache); 4676d2b9da1SYork Sun 4686d2b9da1SYork Sun out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC); 469db9a8070SPrabhakar Kushwaha while ((in_be32(&l2cache->l2csr0) 470db9a8070SPrabhakar Kushwaha & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0) 4716d2b9da1SYork Sun ; 4729cd95ac7SJames Yang out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE); 473db9a8070SPrabhakar Kushwaha } 4746d2b9da1SYork Sun i++; 4756d2b9da1SYork Sun } while (!(cluster & TP_CLUSTER_EOC)); 4766d2b9da1SYork Sun 4776d2b9da1SYork Sun return 0; 4786d2b9da1SYork Sun } 4796d2b9da1SYork Sun #endif 4806d2b9da1SYork Sun 481a47a12beSStefan Roese /* 482a47a12beSStefan Roese * Initialize L2 as cache. 483a47a12beSStefan Roese * 484a47a12beSStefan Roese * The newer 8548, etc, parts have twice as much cache, but 485a47a12beSStefan Roese * use the same bit-encoding as the older 8555, etc, parts. 486a47a12beSStefan Roese * 487a47a12beSStefan Roese */ 488a47a12beSStefan Roese int cpu_init_r(void) 489a47a12beSStefan Roese { 490fbc20aabSTimur Tabi __maybe_unused u32 svr = get_svr(); 4913f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 4926d2b9da1SYork Sun fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR; 4936d2b9da1SYork Sun #endif 4946d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE 4956d2b9da1SYork Sun ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR; 496e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 4976d2b9da1SYork Sun struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2; 4983f0202edSLan Chunhe #endif 499afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 5002a5fcb83SYork Sun extern int spin_table_compat; 5012a5fcb83SYork Sun const char *spin; 5022a5fcb83SYork Sun #endif 503424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 504424bf942SShengzhou Liu ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR; 505424bf942SShengzhou Liu #endif 5065e23ab0aSYork Sun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \ 5075e23ab0aSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011) 5085e23ab0aSYork Sun /* 50957125f22SYork Sun * CPU22 and NMG_CPU_A011 share the same workaround. 5105e23ab0aSYork Sun * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0 5115e23ab0aSYork Sun * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0 51257125f22SYork Sun * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both 51357125f22SYork Sun * fixed in 2.0. NMG_CPU_A011 is activated by default and can 51457125f22SYork Sun * be disabled by hwconfig with syntax: 51557125f22SYork Sun * 51657125f22SYork Sun * fsl_cpu_a011:disable 5175e23ab0aSYork Sun */ 51857125f22SYork Sun extern int enable_cpu_a011_workaround; 51957125f22SYork Sun #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22 52057125f22SYork Sun enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3); 52157125f22SYork Sun #else 52257125f22SYork Sun char buffer[HWCONFIG_BUFFER_SIZE]; 52357125f22SYork Sun char *buf = NULL; 52457125f22SYork Sun int n, res; 52557125f22SYork Sun 52657125f22SYork Sun n = getenv_f("hwconfig", buffer, sizeof(buffer)); 52757125f22SYork Sun if (n > 0) 52857125f22SYork Sun buf = buffer; 52957125f22SYork Sun 53057125f22SYork Sun res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf); 53157125f22SYork Sun if (res > 0) 53257125f22SYork Sun enable_cpu_a011_workaround = 0; 53357125f22SYork Sun else { 53457125f22SYork Sun if (n >= HWCONFIG_BUFFER_SIZE) { 53557125f22SYork Sun printf("fsl_cpu_a011 was not found. hwconfig variable " 53657125f22SYork Sun "may be too long\n"); 53757125f22SYork Sun } 53857125f22SYork Sun enable_cpu_a011_workaround = 53957125f22SYork Sun (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) || 54057125f22SYork Sun (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2); 54157125f22SYork Sun } 54257125f22SYork Sun #endif 54357125f22SYork Sun if (enable_cpu_a011_workaround) { 544fd3c9befSKumar Gala flush_dcache(); 545fd3c9befSKumar Gala mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS)); 546fd3c9befSKumar Gala sync(); 5471e9ea85fSYork Sun } 548fd3c9befSKumar Gala #endif 549d217a9adSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812 550d217a9adSYork Sun /* 551d217a9adSYork Sun * A-005812 workaround sets bit 32 of SPR 976 for SoCs running 552d217a9adSYork Sun * in write shadow mode. Checking DCWS before setting SPR 976. 553d217a9adSYork Sun */ 554d217a9adSYork Sun if (mfspr(L1CSR2) & L1CSR2_DCWS) 555d217a9adSYork Sun mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000)); 556d217a9adSYork Sun #endif 557fd3c9befSKumar Gala 558afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 5592a5fcb83SYork Sun spin = getenv("spin_table_compat"); 5602a5fcb83SYork Sun if (spin && (*spin == 'n')) 5612a5fcb83SYork Sun spin_table_compat = 0; 5622a5fcb83SYork Sun else 5632a5fcb83SYork Sun spin_table_compat = 1; 5642a5fcb83SYork Sun #endif 5652a5fcb83SYork Sun 566a47a12beSStefan Roese puts ("L2: "); 567a47a12beSStefan Roese 568a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 569a47a12beSStefan Roese volatile uint cache_ctl; 570fbc20aabSTimur Tabi uint ver; 571a47a12beSStefan Roese u32 l2siz_field; 572a47a12beSStefan Roese 573a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 574a47a12beSStefan Roese 575a47a12beSStefan Roese asm("msync;isync"); 576a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 577a47a12beSStefan Roese 578a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 579a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 580a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 581a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 582a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 583a47a12beSStefan Roese 584a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 585a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 586a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 587a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 588a47a12beSStefan Roese 589a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 590a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 591a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 592a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 593a47a12beSStefan Roese } 594a47a12beSStefan Roese #endif 595a47a12beSStefan Roese 596a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 597a47a12beSStefan Roese 598a47a12beSStefan Roese switch (l2siz_field) { 599a47a12beSStefan Roese case 0x0: 600a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 601a47a12beSStefan Roese return -1; 602a47a12beSStefan Roese break; 603a47a12beSStefan Roese case 0x1: 604a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 60548f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 6066b44d9e5SShruti Kanetkar puts("128 KiB "); 6076b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */ 608a47a12beSStefan Roese cache_ctl = 0xc4000000; 609a47a12beSStefan Roese } else { 6106b44d9e5SShruti Kanetkar puts("256 KiB "); 611a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 612a47a12beSStefan Roese } 613a47a12beSStefan Roese break; 614a47a12beSStefan Roese case 0x2: 615a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 61648f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 6176b44d9e5SShruti Kanetkar puts("256 KiB "); 6186b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */ 619a47a12beSStefan Roese cache_ctl = 0xc8000000; 620a47a12beSStefan Roese } else { 6216b44d9e5SShruti Kanetkar puts("512 KiB "); 622a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 623a47a12beSStefan Roese cache_ctl = 0xc0000000; 624a47a12beSStefan Roese } 625a47a12beSStefan Roese break; 626a47a12beSStefan Roese case 0x3: 6276b44d9e5SShruti Kanetkar puts("1024 KiB "); 628a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 629a47a12beSStefan Roese cache_ctl = 0xc0000000; 630a47a12beSStefan Roese break; 631a47a12beSStefan Roese } 632a47a12beSStefan Roese 633a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 634a47a12beSStefan Roese puts("already enabled"); 635888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE) 636e4c9a35dSKumar Gala u32 l2srbar = l2cache->l2srbar0; 637a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 638a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 639a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 640a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 6419a511bd6SScott Wood printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 642a47a12beSStefan Roese } 643a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 644a47a12beSStefan Roese puts("\n"); 645a47a12beSStefan Roese } else { 646a47a12beSStefan Roese asm("msync;isync"); 647a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 648a47a12beSStefan Roese asm("msync;isync"); 649a47a12beSStefan Roese puts("enabled\n"); 650a47a12beSStefan Roese } 651a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 65248f6a5c3SYork Sun if (SVR_SOC_VER(svr) == SVR_P2040) { 653acf3f8daSKumar Gala puts("N/A\n"); 654acf3f8daSKumar Gala goto skip_l2; 655acf3f8daSKumar Gala } 656acf3f8daSKumar Gala 657a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 658a47a12beSStefan Roese 659a47a12beSStefan Roese /* invalidate the L2 cache */ 660a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 661a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 662a47a12beSStefan Roese ; 663a47a12beSStefan Roese 664a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 665a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 666a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 667a47a12beSStefan Roese #endif 668a47a12beSStefan Roese 669a47a12beSStefan Roese /* enable the cache */ 670a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 671a47a12beSStefan Roese 672a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 673a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 674a47a12beSStefan Roese ; 6752f848f97SShruti Kanetkar print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n"); 676a47a12beSStefan Roese } 677acf3f8daSKumar Gala 678acf3f8daSKumar Gala skip_l2: 679e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 6806d2b9da1SYork Sun if (l2cache->l2csr0 & L2CSR0_L2E) 6812f848f97SShruti Kanetkar print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024, 6822f848f97SShruti Kanetkar " enabled\n"); 6836d2b9da1SYork Sun 6846d2b9da1SYork Sun enable_cluster_l2(); 685a47a12beSStefan Roese #else 686a47a12beSStefan Roese puts("disabled\n"); 687a47a12beSStefan Roese #endif 6886aba33e9SKumar Gala 689fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) 690fb4a2409SAneesh Bansal disable_cpc_sram(); 691fb4a2409SAneesh Bansal #endif 6926aba33e9SKumar Gala enable_cpc(); 6936aba33e9SKumar Gala 694cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES 695af025065SKumar Gala /* needs to be in ram since code uses global static vars */ 696af025065SKumar Gala fsl_serdes_init(); 697cb93071bSYork Sun #endif 698af025065SKumar Gala 699424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 700424bf942SShengzhou Liu #define MCFGR_AXIPIPE 0x000000f0 701424bf942SShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) 702424bf942SShengzhou Liu clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE); 703424bf942SShengzhou Liu #endif 704424bf942SShengzhou Liu 70572bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871 70672bd83cdSShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) { 70772bd83cdSShengzhou Liu int i; 70872bd83cdSShengzhou Liu __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c; 70972bd83cdSShengzhou Liu 71072bd83cdSShengzhou Liu for (i = 0; i < 12; i++) { 71172bd83cdSShengzhou Liu p += i + (i > 5 ? 11 : 0); 71272bd83cdSShengzhou Liu out_be32(p, 0x2); 71372bd83cdSShengzhou Liu } 71472bd83cdSShengzhou Liu p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108; 71572bd83cdSShengzhou Liu out_be32(p, 0x34); 71672bd83cdSShengzhou Liu } 71772bd83cdSShengzhou Liu #endif 71872bd83cdSShengzhou Liu 719a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO 720a09b9b68SKumar Gala srio_init(); 721c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER 722ff65f126SLiu Gang char *s = getenv("bootmaster"); 723ff65f126SLiu Gang if (s) { 724ff65f126SLiu Gang if (!strcmp(s, "SRIO1")) { 725ff65f126SLiu Gang srio_boot_master(1); 726ff65f126SLiu Gang srio_boot_master_release_slave(1); 727ff65f126SLiu Gang } 728ff65f126SLiu Gang if (!strcmp(s, "SRIO2")) { 729ff65f126SLiu Gang srio_boot_master(2); 730ff65f126SLiu Gang srio_boot_master_release_slave(2); 731ff65f126SLiu Gang } 732ff65f126SLiu Gang } 7335ffa88ecSLiu Gang #endif 734a09b9b68SKumar Gala #endif 735a09b9b68SKumar Gala 736a47a12beSStefan Roese #if defined(CONFIG_MP) 737a47a12beSStefan Roese setup_mp(); 738a47a12beSStefan Roese #endif 7393f0202edSLan Chunhe 7404e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13 741ae026ffdSRoy Zang { 7424e0be34aSZang Roy-R61911 if (SVR_MAJ(svr) < 3) { 743ae026ffdSRoy Zang void *p; 744ae026ffdSRoy Zang p = (void *)CONFIG_SYS_DCSRBAR + 0x20520; 745ae026ffdSRoy Zang setbits_be32(p, 1 << (31 - 14)); 746ae026ffdSRoy Zang } 7474e0be34aSZang Roy-R61911 } 748ae026ffdSRoy Zang #endif 749ae026ffdSRoy Zang 7503f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 7513f0202edSLan Chunhe /* 7523f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 7533f0202edSLan Chunhe * speed for NOR flash. 7543f0202edSLan Chunhe */ 7553f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 7563f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 7573f0202edSLan Chunhe isync(); 7582b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103 7592b3a1cddSKumar Gala udelay(100); 7602b3a1cddSKumar Gala #endif 7613f0202edSLan Chunhe #endif 7623f0202edSLan Chunhe 76386221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE 76486221f09SRoy Zang { 7659dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy1 = 76686221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 7679c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 7689c641a87SSuresh Gupta if (has_erratum_a006261()) 7699c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy1); 7709c641a87SSuresh Gupta #endif 77186221f09SRoy Zang out_be32(&usb_phy1->usb_enable_override, 77286221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 77386221f09SRoy Zang } 77486221f09SRoy Zang #endif 77586221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE 77686221f09SRoy Zang { 7779dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy2 = 77886221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR; 7799c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 7809c641a87SSuresh Gupta if (has_erratum_a006261()) 7819c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy2); 7829c641a87SSuresh Gupta #endif 78386221f09SRoy Zang out_be32(&usb_phy2->usb_enable_override, 78486221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 78586221f09SRoy Zang } 78686221f09SRoy Zang #endif 78786221f09SRoy Zang 78899d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14 78999d7b0a4SXulei /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal 79099d7b0a4SXulei * multi-bit ECC errors which has impact on performance, so software 79199d7b0a4SXulei * should disable all ECC reporting from USB1 and USB2. 79299d7b0a4SXulei */ 79399d7b0a4SXulei if (IS_SVR_REV(get_svr(), 1, 0)) { 79499d7b0a4SXulei struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *) 79599d7b0a4SXulei (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET); 79699d7b0a4SXulei setbits_be32(&dcfg->ecccr1, 79799d7b0a4SXulei (DCSR_DCFG_ECC_DISABLE_USB1 | 79899d7b0a4SXulei DCSR_DCFG_ECC_DISABLE_USB2)); 79999d7b0a4SXulei } 80099d7b0a4SXulei #endif 80199d7b0a4SXulei 8023fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE) 8039dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy = 8043fa75c87SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 8053fa75c87SRoy Zang setbits_be32(&usb_phy->pllprg[1], 8063fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN | 8073fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN | 8083fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_MFI | 8093fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN); 8103fa75c87SRoy Zang setbits_be32(&usb_phy->port1.ctrl, 8113fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 8123fa75c87SRoy Zang setbits_be32(&usb_phy->port1.drvvbuscfg, 8133fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 8143fa75c87SRoy Zang setbits_be32(&usb_phy->port1.pwrfltcfg, 8153fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 8163fa75c87SRoy Zang setbits_be32(&usb_phy->port2.ctrl, 8173fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 8183fa75c87SRoy Zang setbits_be32(&usb_phy->port2.drvvbuscfg, 8193fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 8203fa75c87SRoy Zang setbits_be32(&usb_phy->port2.pwrfltcfg, 8213fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 8229c641a87SSuresh Gupta 8239c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 8249c641a87SSuresh Gupta if (has_erratum_a006261()) 8259c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy); 8263fa75c87SRoy Zang #endif 8273fa75c87SRoy Zang 8289c641a87SSuresh Gupta #endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */ 8299c641a87SSuresh Gupta 830c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET 831c916d7c9SKumar Gala fman_enet_init(); 832c916d7c9SKumar Gala #endif 833c916d7c9SKumar Gala 834fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001) 835fbc20aabSTimur Tabi /* 836fbc20aabSTimur Tabi * For P1022/1013 Rev1.0 silicon, after power on SATA host 837fbc20aabSTimur Tabi * controller is configured in legacy mode instead of the 838fbc20aabSTimur Tabi * expected enterprise mode. Software needs to clear bit[28] 839fbc20aabSTimur Tabi * of HControl register to change to enterprise mode from 840fbc20aabSTimur Tabi * legacy mode. We assume that the controller is offline. 841fbc20aabSTimur Tabi */ 842fbc20aabSTimur Tabi if (IS_SVR_REV(svr, 1, 0) && 843fbc20aabSTimur Tabi ((SVR_SOC_VER(svr) == SVR_P1022) || 84448f6a5c3SYork Sun (SVR_SOC_VER(svr) == SVR_P1013))) { 845fbc20aabSTimur Tabi fsl_sata_reg_t *reg; 846fbc20aabSTimur Tabi 847fbc20aabSTimur Tabi /* first SATA controller */ 848fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR; 849fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 850fbc20aabSTimur Tabi 851fbc20aabSTimur Tabi /* second SATA controller */ 852fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR; 853fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 854fbc20aabSTimur Tabi } 855fbc20aabSTimur Tabi #endif 856fbc20aabSTimur Tabi 857fbc20aabSTimur Tabi 858a47a12beSStefan Roese return 0; 859a47a12beSStefan Roese } 860a47a12beSStefan Roese 861a47a12beSStefan Roese void arch_preboot_os(void) 862a47a12beSStefan Roese { 863a47a12beSStefan Roese u32 msr; 864a47a12beSStefan Roese 865a47a12beSStefan Roese /* 866a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 867a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 868a47a12beSStefan Roese * disabled by the time we get called. 869a47a12beSStefan Roese */ 870a47a12beSStefan Roese msr = mfmsr(); 8715344f7a2SPrabhakar Kushwaha msr &= ~(MSR_ME|MSR_CE); 872a47a12beSStefan Roese mtmsr(msr); 873a47a12beSStefan Roese } 874f54fe87aSKumar Gala 875f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA) 876f54fe87aSKumar Gala int sata_initialize(void) 877f54fe87aSKumar Gala { 878f54fe87aSKumar Gala if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2)) 879f54fe87aSKumar Gala return __sata_initialize(); 880f54fe87aSKumar Gala 881f54fe87aSKumar Gala return 1; 882f54fe87aSKumar Gala } 883f54fe87aSKumar Gala #endif 884f9a33f1cSKumar Gala 885f9a33f1cSKumar Gala void cpu_secondary_init_r(void) 886f9a33f1cSKumar Gala { 8872a44efebSZhao Qiang #ifdef CONFIG_U_QE 8882a44efebSZhao Qiang uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */ 8892a44efebSZhao Qiang #elif defined CONFIG_QE 890f9a33f1cSKumar Gala uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 8912a44efebSZhao Qiang #endif 8922a44efebSZhao Qiang 8932a44efebSZhao Qiang #ifdef CONFIG_QE 894f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 895a7b1e1b7SHaiying Wang int ret; 896f2717b47STimur Tabi size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH; 897a7b1e1b7SHaiying Wang 898a7b1e1b7SHaiying Wang /* load QE firmware from NAND flash to DDR first */ 899f2717b47STimur Tabi ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND, 900dcf1d774SZhao Qiang &fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR); 901a7b1e1b7SHaiying Wang 902a7b1e1b7SHaiying Wang if (ret && ret == -EUCLEAN) { 903a7b1e1b7SHaiying Wang printf ("NAND read for QE firmware at offset %x failed %d\n", 904f2717b47STimur Tabi CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret); 905a7b1e1b7SHaiying Wang } 906a7b1e1b7SHaiying Wang #endif 907f9a33f1cSKumar Gala qe_init(qe_base); 908f9a33f1cSKumar Gala qe_reset(); 909f9a33f1cSKumar Gala #endif 910f9a33f1cSKumar Gala } 911