xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init.c (revision aade20046b7ab5bd9b2afe84ccb31f0adf0c5e1e)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2003 Motorola Inc.
5a47a12beSStefan Roese  * Modified by Xianghua Xiao, X.Xiao@motorola.com
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * (C) Copyright 2000
8a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9a47a12beSStefan Roese  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11a47a12beSStefan Roese  */
12a47a12beSStefan Roese 
13a47a12beSStefan Roese #include <common.h>
14a47a12beSStefan Roese #include <watchdog.h>
15a47a12beSStefan Roese #include <asm/processor.h>
16a47a12beSStefan Roese #include <ioports.h>
17f54fe87aSKumar Gala #include <sata.h>
18c916d7c9SKumar Gala #include <fm_eth.h>
19a47a12beSStefan Roese #include <asm/io.h>
20fd3c9befSKumar Gala #include <asm/cache.h>
21a47a12beSStefan Roese #include <asm/mmu.h>
22133fbfa9SYork Sun #include <asm/fsl_errata.h>
23a47a12beSStefan Roese #include <asm/fsl_law.h>
24f54fe87aSKumar Gala #include <asm/fsl_serdes.h>
255ffa88ecSLiu Gang #include <asm/fsl_srio.h>
269dee205dSramneek mehresh #include <fsl_usb.h>
2757125f22SYork Sun #include <hwconfig.h>
28fbc20aabSTimur Tabi #include <linux/compiler.h>
29a47a12beSStefan Roese #include "mp.h"
30f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
31a7b1e1b7SHaiying Wang #include <nand.h>
32a7b1e1b7SHaiying Wang #include <errno.h>
33a7b1e1b7SHaiying Wang #endif
34a47a12beSStefan Roese 
35fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h"
362a44efebSZhao Qiang #ifdef CONFIG_U_QE
372a44efebSZhao Qiang #include "../../../../drivers/qe/qe.h"
382a44efebSZhao Qiang #endif
39fbc20aabSTimur Tabi 
40a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
41a47a12beSStefan Roese 
429c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
439c641a87SSuresh Gupta void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
449c641a87SSuresh Gupta {
459c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
469c641a87SSuresh Gupta 	u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
479c641a87SSuresh Gupta 
489c641a87SSuresh Gupta 	/* Increase Disconnect Threshold by 50mV */
499c641a87SSuresh Gupta 	xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
509c641a87SSuresh Gupta 						INC_DCNT_THRESHOLD_50MV;
519c641a87SSuresh Gupta 	/* Enable programming of USB High speed Disconnect threshold */
529c641a87SSuresh Gupta 	xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
539c641a87SSuresh Gupta 	out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
549c641a87SSuresh Gupta 
559c641a87SSuresh Gupta 	xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
569c641a87SSuresh Gupta 	/* Increase Disconnect Threshold by 50mV */
579c641a87SSuresh Gupta 	xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
589c641a87SSuresh Gupta 						INC_DCNT_THRESHOLD_50MV;
599c641a87SSuresh Gupta 	/* Enable programming of USB High speed Disconnect threshold */
609c641a87SSuresh Gupta 	xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
619c641a87SSuresh Gupta 	out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
629c641a87SSuresh Gupta #else
639c641a87SSuresh Gupta 
649c641a87SSuresh Gupta 	u32 temp = 0;
659c641a87SSuresh Gupta 	u32 status = in_be32(&usb_phy->status1);
669c641a87SSuresh Gupta 
679c641a87SSuresh Gupta 	u32 squelch_prog_rd_0_2 =
689c641a87SSuresh Gupta 		(status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
699c641a87SSuresh Gupta 			& CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
709c641a87SSuresh Gupta 
719c641a87SSuresh Gupta 	u32 squelch_prog_rd_3_5 =
729c641a87SSuresh Gupta 		(status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
739c641a87SSuresh Gupta 			& CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
749c641a87SSuresh Gupta 
759c641a87SSuresh Gupta 	setbits_be32(&usb_phy->config1,
769c641a87SSuresh Gupta 		     CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
779c641a87SSuresh Gupta 	setbits_be32(&usb_phy->config2,
789c641a87SSuresh Gupta 		     CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
799c641a87SSuresh Gupta 
809c641a87SSuresh Gupta 	temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
819c641a87SSuresh Gupta 	out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
829c641a87SSuresh Gupta 
839c641a87SSuresh Gupta 	temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
849c641a87SSuresh Gupta 	out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
859c641a87SSuresh Gupta #endif
869c641a87SSuresh Gupta }
879c641a87SSuresh Gupta #endif
889c641a87SSuresh Gupta 
899c641a87SSuresh Gupta 
902a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
91a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[];
92a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir,
93a47a12beSStefan Roese 				int open_drain, int assign);
94a47a12beSStefan Roese extern void qe_init(uint qe_base);
95a47a12beSStefan Roese extern void qe_reset(void);
96a47a12beSStefan Roese 
97a47a12beSStefan Roese static void config_qe_ioports(void)
98a47a12beSStefan Roese {
99a47a12beSStefan Roese 	u8      port, pin;
100a47a12beSStefan Roese 	int     dir, open_drain, assign;
101a47a12beSStefan Roese 	int     i;
102a47a12beSStefan Roese 
103a47a12beSStefan Roese 	for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
104a47a12beSStefan Roese 		port		= qe_iop_conf_tab[i].port;
105a47a12beSStefan Roese 		pin		= qe_iop_conf_tab[i].pin;
106a47a12beSStefan Roese 		dir		= qe_iop_conf_tab[i].dir;
107a47a12beSStefan Roese 		open_drain	= qe_iop_conf_tab[i].open_drain;
108a47a12beSStefan Roese 		assign		= qe_iop_conf_tab[i].assign;
109a47a12beSStefan Roese 		qe_config_iopin(port, pin, dir, open_drain, assign);
110a47a12beSStefan Roese 	}
111a47a12beSStefan Roese }
112a47a12beSStefan Roese #endif
113a47a12beSStefan Roese 
114a47a12beSStefan Roese #ifdef CONFIG_CPM2
115a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm)
116a47a12beSStefan Roese {
117a47a12beSStefan Roese 	int portnum;
118a47a12beSStefan Roese 
119a47a12beSStefan Roese 	for (portnum = 0; portnum < 4; portnum++) {
120a47a12beSStefan Roese 		uint pmsk = 0,
121a47a12beSStefan Roese 		     ppar = 0,
122a47a12beSStefan Roese 		     psor = 0,
123a47a12beSStefan Roese 		     pdir = 0,
124a47a12beSStefan Roese 		     podr = 0,
125a47a12beSStefan Roese 		     pdat = 0;
126a47a12beSStefan Roese 		iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
127a47a12beSStefan Roese 		iop_conf_t *eiopc = iopc + 32;
128a47a12beSStefan Roese 		uint msk = 1;
129a47a12beSStefan Roese 
130a47a12beSStefan Roese 		/*
131a47a12beSStefan Roese 		 * NOTE:
132a47a12beSStefan Roese 		 * index 0 refers to pin 31,
133a47a12beSStefan Roese 		 * index 31 refers to pin 0
134a47a12beSStefan Roese 		 */
135a47a12beSStefan Roese 		while (iopc < eiopc) {
136a47a12beSStefan Roese 			if (iopc->conf) {
137a47a12beSStefan Roese 				pmsk |= msk;
138a47a12beSStefan Roese 				if (iopc->ppar)
139a47a12beSStefan Roese 					ppar |= msk;
140a47a12beSStefan Roese 				if (iopc->psor)
141a47a12beSStefan Roese 					psor |= msk;
142a47a12beSStefan Roese 				if (iopc->pdir)
143a47a12beSStefan Roese 					pdir |= msk;
144a47a12beSStefan Roese 				if (iopc->podr)
145a47a12beSStefan Roese 					podr |= msk;
146a47a12beSStefan Roese 				if (iopc->pdat)
147a47a12beSStefan Roese 					pdat |= msk;
148a47a12beSStefan Roese 			}
149a47a12beSStefan Roese 
150a47a12beSStefan Roese 			msk <<= 1;
151a47a12beSStefan Roese 			iopc++;
152a47a12beSStefan Roese 		}
153a47a12beSStefan Roese 
154a47a12beSStefan Roese 		if (pmsk != 0) {
155a47a12beSStefan Roese 			volatile ioport_t *iop = ioport_addr (cpm, portnum);
156a47a12beSStefan Roese 			uint tpmsk = ~pmsk;
157a47a12beSStefan Roese 
158a47a12beSStefan Roese 			/*
159a47a12beSStefan Roese 			 * the (somewhat confused) paragraph at the
160a47a12beSStefan Roese 			 * bottom of page 35-5 warns that there might
161a47a12beSStefan Roese 			 * be "unknown behaviour" when programming
162a47a12beSStefan Roese 			 * PSORx and PDIRx, if PPARx = 1, so I
163a47a12beSStefan Roese 			 * decided this meant I had to disable the
164a47a12beSStefan Roese 			 * dedicated function first, and enable it
165a47a12beSStefan Roese 			 * last.
166a47a12beSStefan Roese 			 */
167a47a12beSStefan Roese 			iop->ppar &= tpmsk;
168a47a12beSStefan Roese 			iop->psor = (iop->psor & tpmsk) | psor;
169a47a12beSStefan Roese 			iop->podr = (iop->podr & tpmsk) | podr;
170a47a12beSStefan Roese 			iop->pdat = (iop->pdat & tpmsk) | pdat;
171a47a12beSStefan Roese 			iop->pdir = (iop->pdir & tpmsk) | pdir;
172a47a12beSStefan Roese 			iop->ppar |= ppar;
173a47a12beSStefan Roese 		}
174a47a12beSStefan Roese 	}
175a47a12beSStefan Roese }
176a47a12beSStefan Roese #endif
177a47a12beSStefan Roese 
1786aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
179fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
180fb4a2409SAneesh Bansal static void disable_cpc_sram(void)
1816aba33e9SKumar Gala {
1826aba33e9SKumar Gala 	int i;
1836aba33e9SKumar Gala 
1846aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1856aba33e9SKumar Gala 
1866aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1872a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
1882a9fab82SShaohui Xie 			/* find and disable LAW of SRAM */
1892a9fab82SShaohui Xie 			struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
1902a9fab82SShaohui Xie 
1912a9fab82SShaohui Xie 			if (law.index == -1) {
1922a9fab82SShaohui Xie 				printf("\nFatal error happened\n");
1932a9fab82SShaohui Xie 				return;
1942a9fab82SShaohui Xie 			}
1952a9fab82SShaohui Xie 			disable_law(law.index);
1962a9fab82SShaohui Xie 
1972a9fab82SShaohui Xie 			clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
1982a9fab82SShaohui Xie 			out_be32(&cpc->cpccsr0, 0);
1992a9fab82SShaohui Xie 			out_be32(&cpc->cpcsrcr0, 0);
2002a9fab82SShaohui Xie 		}
201fb4a2409SAneesh Bansal 	}
202fb4a2409SAneesh Bansal }
2032a9fab82SShaohui Xie #endif
2046aba33e9SKumar Gala 
205fb4a2409SAneesh Bansal static void enable_cpc(void)
206fb4a2409SAneesh Bansal {
207fb4a2409SAneesh Bansal 	int i;
208fb4a2409SAneesh Bansal 	u32 size = 0;
209fb4a2409SAneesh Bansal 
210fb4a2409SAneesh Bansal 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
211fb4a2409SAneesh Bansal 
212fb4a2409SAneesh Bansal 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
213fb4a2409SAneesh Bansal 		u32 cpccfg0 = in_be32(&cpc->cpccfg0);
214fb4a2409SAneesh Bansal 		size += CPC_CFG0_SZ_K(cpccfg0);
215fb4a2409SAneesh Bansal 
2161d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
2171d2c2a62SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
2181d2c2a62SKumar Gala #endif
219868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
220868da593SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
221868da593SKumar Gala #endif
22282125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593
22382125192SScott Wood 		setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
22482125192SScott Wood #endif
225133fbfa9SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379
226133fbfa9SYork Sun 		if (has_erratum_a006379()) {
227133fbfa9SYork Sun 			setbits_be32(&cpc->cpchdbcr0,
228133fbfa9SYork Sun 				     CPC_HDBCR0_SPLRU_LEVEL_EN);
229133fbfa9SYork Sun 		}
230133fbfa9SYork Sun #endif
2311d2c2a62SKumar Gala 
2326aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
2336aba33e9SKumar Gala 		/* Read back to sync write */
2346aba33e9SKumar Gala 		in_be32(&cpc->cpccsr0);
2356aba33e9SKumar Gala 
2366aba33e9SKumar Gala 	}
2376aba33e9SKumar Gala 
2382f848f97SShruti Kanetkar 	puts("Corenet Platform Cache: ");
2392f848f97SShruti Kanetkar 	print_size(size * 1024, " enabled\n");
2406aba33e9SKumar Gala }
2416aba33e9SKumar Gala 
242e56143e5SKim Phillips static void invalidate_cpc(void)
2436aba33e9SKumar Gala {
2446aba33e9SKumar Gala 	int i;
2456aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
2466aba33e9SKumar Gala 
2476aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
2482a9fab82SShaohui Xie 		/* skip CPC when it used as all SRAM */
2492a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
2502a9fab82SShaohui Xie 			continue;
2516aba33e9SKumar Gala 		/* Flash invalidate the CPC and clear all the locks */
2526aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
2536aba33e9SKumar Gala 		while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
2546aba33e9SKumar Gala 			;
2556aba33e9SKumar Gala 	}
2566aba33e9SKumar Gala }
2576aba33e9SKumar Gala #else
2586aba33e9SKumar Gala #define enable_cpc()
2596aba33e9SKumar Gala #define invalidate_cpc()
2606aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */
2616aba33e9SKumar Gala 
262a47a12beSStefan Roese /*
263a47a12beSStefan Roese  * Breathe some life into the CPU...
264a47a12beSStefan Roese  *
265a47a12beSStefan Roese  * Set up the memory map
266a47a12beSStefan Roese  * initialize a bunch of registers
267a47a12beSStefan Roese  */
268a47a12beSStefan Roese 
269a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
270a47a12beSStefan Roese static void corenet_tb_init(void)
271a47a12beSStefan Roese {
272a47a12beSStefan Roese 	volatile ccsr_rcpm_t *rcpm =
273a47a12beSStefan Roese 		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
274a47a12beSStefan Roese 	volatile ccsr_pic_t *pic =
275680c613aSKim Phillips 		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
276a47a12beSStefan Roese 	u32 whoami = in_be32(&pic->whoami);
277a47a12beSStefan Roese 
278a47a12beSStefan Roese 	/* Enable the timebase register for this core */
279a47a12beSStefan Roese 	out_be32(&rcpm->ctbenrl, (1 << whoami));
280a47a12beSStefan Roese }
281a47a12beSStefan Roese #endif
282a47a12beSStefan Roese 
283c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
284c3678b09SYork Sun void fsl_erratum_a007212_workaround(void)
285c3678b09SYork Sun {
286c3678b09SYork Sun 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
287c3678b09SYork Sun 	u32 ddr_pll_ratio;
288c3678b09SYork Sun 	u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
289c3678b09SYork Sun 	u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
290c3678b09SYork Sun 	u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
291c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
292c3678b09SYork Sun 	u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
293c3678b09SYork Sun 	u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
294c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
295c3678b09SYork Sun 	u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
296c3678b09SYork Sun 	u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
297c3678b09SYork Sun #endif
298c3678b09SYork Sun #endif
299c3678b09SYork Sun 	/*
300c3678b09SYork Sun 	 * Even this workaround applies to selected version of SoCs, it is
301c3678b09SYork Sun 	 * safe to apply to all versions, with the limitation of odd ratios.
302c3678b09SYork Sun 	 * If RCW has disabled DDR PLL, we have to apply this workaround,
303c3678b09SYork Sun 	 * otherwise DDR will not work.
304c3678b09SYork Sun 	 */
305c3678b09SYork Sun 	ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
306c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
307c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
308c3678b09SYork Sun 	/* check if RCW sets ratio to 0, required by this workaround */
309c3678b09SYork Sun 	if (ddr_pll_ratio != 0)
310c3678b09SYork Sun 		return;
311c3678b09SYork Sun 	ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
312c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
313c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
314c3678b09SYork Sun 	/* check if reserved bits have the desired ratio */
315c3678b09SYork Sun 	if (ddr_pll_ratio == 0) {
316c3678b09SYork Sun 		printf("Error: Unknown DDR PLL ratio!\n");
317c3678b09SYork Sun 		return;
318c3678b09SYork Sun 	}
319c3678b09SYork Sun 	ddr_pll_ratio >>= 1;
320c3678b09SYork Sun 
321c3678b09SYork Sun 	setbits_be32(plldadcr1, 0x02000001);
322c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
323c3678b09SYork Sun 	setbits_be32(plldadcr2, 0x02000001);
324c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
325c3678b09SYork Sun 	setbits_be32(plldadcr3, 0x02000001);
326c3678b09SYork Sun #endif
327c3678b09SYork Sun #endif
328c3678b09SYork Sun 	setbits_be32(dpdovrcr4, 0xe0000000);
329c3678b09SYork Sun 	out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
330c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
331c3678b09SYork Sun 	out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
332c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
333c3678b09SYork Sun 	out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
334c3678b09SYork Sun #endif
335c3678b09SYork Sun #endif
336c3678b09SYork Sun 	udelay(100);
337c3678b09SYork Sun 	clrbits_be32(plldadcr1, 0x02000001);
338c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
339c3678b09SYork Sun 	clrbits_be32(plldadcr2, 0x02000001);
340c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
341c3678b09SYork Sun 	clrbits_be32(plldadcr3, 0x02000001);
342c3678b09SYork Sun #endif
343c3678b09SYork Sun #endif
344c3678b09SYork Sun 	clrbits_be32(dpdovrcr4, 0xe0000000);
345c3678b09SYork Sun }
346c3678b09SYork Sun #endif
347c3678b09SYork Sun 
348a47a12beSStefan Roese void cpu_init_f (void)
349a47a12beSStefan Roese {
350a47a12beSStefan Roese 	extern void m8560_cpm_reset (void);
351f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS
352f110fe94SStephen George 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
353*aade2004STang Yuantian 	gd = (gd_t *)(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
354f110fe94SStephen George #endif
3557065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
3567065b7d4SRuchika Gupta 	struct law_entry law;
3577065b7d4SRuchika Gupta #endif
358a47a12beSStefan Roese #ifdef CONFIG_MPC8548
359a47a12beSStefan Roese 	ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
360a47a12beSStefan Roese 	uint svr = get_svr();
361a47a12beSStefan Roese 
362a47a12beSStefan Roese 	/*
363a47a12beSStefan Roese 	 * CPU2 errata workaround: A core hang possible while executing
364a47a12beSStefan Roese 	 * a msync instruction and a snoopable transaction from an I/O
365a47a12beSStefan Roese 	 * master tagged to make quick forward progress is present.
366a47a12beSStefan Roese 	 * Fixed in silicon rev 2.1.
367a47a12beSStefan Roese 	 */
368a47a12beSStefan Roese 	if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
369a47a12beSStefan Roese 		out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
370a47a12beSStefan Roese #endif
371a47a12beSStefan Roese 
372a47a12beSStefan Roese 	disable_tlb(14);
373a47a12beSStefan Roese 	disable_tlb(15);
374a47a12beSStefan Roese 
3757065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
3767065b7d4SRuchika Gupta 	/* Disable the LAW created for NOR flash by the PBI commands */
3777065b7d4SRuchika Gupta 	law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
3787065b7d4SRuchika Gupta 	if (law.index != -1)
3797065b7d4SRuchika Gupta 		disable_law(law.index);
380fb4a2409SAneesh Bansal 
381fb4a2409SAneesh Bansal #if defined(CONFIG_SYS_CPC_REINIT_F)
382fb4a2409SAneesh Bansal 	disable_cpc_sram();
383fb4a2409SAneesh Bansal #endif
3847065b7d4SRuchika Gupta #endif
3857065b7d4SRuchika Gupta 
386a47a12beSStefan Roese #ifdef CONFIG_CPM2
387a47a12beSStefan Roese 	config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
388a47a12beSStefan Roese #endif
389a47a12beSStefan Roese 
390f51cdaf1SBecky Bruce        init_early_memctl_regs();
391a47a12beSStefan Roese 
392a47a12beSStefan Roese #if defined(CONFIG_CPM2)
393a47a12beSStefan Roese 	m8560_cpm_reset();
394a47a12beSStefan Roese #endif
3952a44efebSZhao Qiang 
3962a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
397a47a12beSStefan Roese 	/* Config QE ioports */
398a47a12beSStefan Roese 	config_qe_ioports();
399a47a12beSStefan Roese #endif
4002a44efebSZhao Qiang 
401a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA)
402a47a12beSStefan Roese 	dma_init();
403a47a12beSStefan Roese #endif
404a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
405a47a12beSStefan Roese 	corenet_tb_init();
406a47a12beSStefan Roese #endif
407a47a12beSStefan Roese 	init_used_tlb_cams();
4086aba33e9SKumar Gala 
4096aba33e9SKumar Gala 	/* Invalidate the CPC before DDR gets enabled */
4106aba33e9SKumar Gala 	invalidate_cpc();
411f110fe94SStephen George 
412f110fe94SStephen George  #ifdef CONFIG_SYS_DCSRBAR_PHYS
413f110fe94SStephen George 	/* set DCSRCR so that DCSR space is 1G */
414f110fe94SStephen George 	setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
415f110fe94SStephen George 	in_be32(&gur->dcsrcr);
416f110fe94SStephen George #endif
417f110fe94SStephen George 
418*aade2004STang Yuantian #ifdef CONFIG_SYS_DCSRBAR_PHYS
419*aade2004STang Yuantian #ifdef CONFIG_DEEP_SLEEP
420*aade2004STang Yuantian 	/* disable the console if boot from deep sleep */
421*aade2004STang Yuantian 	if (in_be32(&gur->scrtsr[0]) & (1 << 3))
422*aade2004STang Yuantian 		gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
423*aade2004STang Yuantian #endif
424*aade2004STang Yuantian #endif
425c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
426c3678b09SYork Sun 	fsl_erratum_a007212_workaround();
427c3678b09SYork Sun #endif
428c3678b09SYork Sun 
429a47a12beSStefan Roese }
430a47a12beSStefan Roese 
43135079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */
43235079aa9SKumar Gala static void __fsl_serdes__init(void)
43335079aa9SKumar Gala {
43435079aa9SKumar Gala 	return ;
43535079aa9SKumar Gala }
43635079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
437a47a12beSStefan Roese 
438e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
4396d2b9da1SYork Sun int enable_cluster_l2(void)
4406d2b9da1SYork Sun {
4416d2b9da1SYork Sun 	int i = 0;
4426d2b9da1SYork Sun 	u32 cluster;
4436d2b9da1SYork Sun 	ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
4446d2b9da1SYork Sun 	struct ccsr_cluster_l2 __iomem *l2cache;
4456d2b9da1SYork Sun 
4466d2b9da1SYork Sun 	cluster = in_be32(&gur->tp_cluster[i].lower);
4476d2b9da1SYork Sun 	if (cluster & TP_CLUSTER_EOC)
4486d2b9da1SYork Sun 		return 0;
4496d2b9da1SYork Sun 
4506d2b9da1SYork Sun 	/* The first cache has already been set up, so skip it */
4516d2b9da1SYork Sun 	i++;
4526d2b9da1SYork Sun 
4536d2b9da1SYork Sun 	/* Look through the remaining clusters, and set up their caches */
4546d2b9da1SYork Sun 	do {
455db9a8070SPrabhakar Kushwaha 		int j, cluster_valid = 0;
456db9a8070SPrabhakar Kushwaha 
4576d2b9da1SYork Sun 		l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
458db9a8070SPrabhakar Kushwaha 
4596d2b9da1SYork Sun 		cluster = in_be32(&gur->tp_cluster[i].lower);
4606d2b9da1SYork Sun 
461db9a8070SPrabhakar Kushwaha 		/* check that at least one core/accel is enabled in cluster */
462db9a8070SPrabhakar Kushwaha 		for (j = 0; j < 4; j++) {
463db9a8070SPrabhakar Kushwaha 			u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
464db9a8070SPrabhakar Kushwaha 			u32 type = in_be32(&gur->tp_ityp[idx]);
465db9a8070SPrabhakar Kushwaha 
466db9a8070SPrabhakar Kushwaha 			if (type & TP_ITYP_AV)
467db9a8070SPrabhakar Kushwaha 				cluster_valid = 1;
468db9a8070SPrabhakar Kushwaha 		}
469db9a8070SPrabhakar Kushwaha 
470db9a8070SPrabhakar Kushwaha 		if (cluster_valid) {
4716d2b9da1SYork Sun 			/* set stash ID to (cluster) * 2 + 32 + 1 */
4726d2b9da1SYork Sun 			clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
4736d2b9da1SYork Sun 
4746d2b9da1SYork Sun 			printf("enable l2 for cluster %d %p\n", i, l2cache);
4756d2b9da1SYork Sun 
4766d2b9da1SYork Sun 			out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
477db9a8070SPrabhakar Kushwaha 			while ((in_be32(&l2cache->l2csr0)
478db9a8070SPrabhakar Kushwaha 				& (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
4796d2b9da1SYork Sun 					;
4809cd95ac7SJames Yang 			out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
481db9a8070SPrabhakar Kushwaha 		}
4826d2b9da1SYork Sun 		i++;
4836d2b9da1SYork Sun 	} while (!(cluster & TP_CLUSTER_EOC));
4846d2b9da1SYork Sun 
4856d2b9da1SYork Sun 	return 0;
4866d2b9da1SYork Sun }
4876d2b9da1SYork Sun #endif
4886d2b9da1SYork Sun 
489a47a12beSStefan Roese /*
490a47a12beSStefan Roese  * Initialize L2 as cache.
491a47a12beSStefan Roese  *
492a47a12beSStefan Roese  * The newer 8548, etc, parts have twice as much cache, but
493a47a12beSStefan Roese  * use the same bit-encoding as the older 8555, etc, parts.
494a47a12beSStefan Roese  *
495a47a12beSStefan Roese  */
496a47a12beSStefan Roese int cpu_init_r(void)
497a47a12beSStefan Roese {
498fbc20aabSTimur Tabi 	__maybe_unused u32 svr = get_svr();
4993f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
5006d2b9da1SYork Sun 	fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
5016d2b9da1SYork Sun #endif
5026d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE
5036d2b9da1SYork Sun 	ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
504e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
5056d2b9da1SYork Sun 	struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
5063f0202edSLan Chunhe #endif
507afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
5082a5fcb83SYork Sun 	extern int spin_table_compat;
5092a5fcb83SYork Sun 	const char *spin;
5102a5fcb83SYork Sun #endif
511424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
512424bf942SShengzhou Liu 	ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
513424bf942SShengzhou Liu #endif
5145e23ab0aSYork Sun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
5155e23ab0aSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
5165e23ab0aSYork Sun 	/*
51757125f22SYork Sun 	 * CPU22 and NMG_CPU_A011 share the same workaround.
5185e23ab0aSYork Sun 	 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
5195e23ab0aSYork Sun 	 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
52057125f22SYork Sun 	 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
52157125f22SYork Sun 	 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
52257125f22SYork Sun 	 * be disabled by hwconfig with syntax:
52357125f22SYork Sun 	 *
52457125f22SYork Sun 	 * fsl_cpu_a011:disable
5255e23ab0aSYork Sun 	 */
52657125f22SYork Sun 	extern int enable_cpu_a011_workaround;
52757125f22SYork Sun #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
52857125f22SYork Sun 	enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
52957125f22SYork Sun #else
53057125f22SYork Sun 	char buffer[HWCONFIG_BUFFER_SIZE];
53157125f22SYork Sun 	char *buf = NULL;
53257125f22SYork Sun 	int n, res;
53357125f22SYork Sun 
53457125f22SYork Sun 	n = getenv_f("hwconfig", buffer, sizeof(buffer));
53557125f22SYork Sun 	if (n > 0)
53657125f22SYork Sun 		buf = buffer;
53757125f22SYork Sun 
53857125f22SYork Sun 	res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
53957125f22SYork Sun 	if (res > 0)
54057125f22SYork Sun 		enable_cpu_a011_workaround = 0;
54157125f22SYork Sun 	else {
54257125f22SYork Sun 		if (n >= HWCONFIG_BUFFER_SIZE) {
54357125f22SYork Sun 			printf("fsl_cpu_a011 was not found. hwconfig variable "
54457125f22SYork Sun 				"may be too long\n");
54557125f22SYork Sun 		}
54657125f22SYork Sun 		enable_cpu_a011_workaround =
54757125f22SYork Sun 			(SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
54857125f22SYork Sun 			(SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
54957125f22SYork Sun 	}
55057125f22SYork Sun #endif
55157125f22SYork Sun 	if (enable_cpu_a011_workaround) {
552fd3c9befSKumar Gala 		flush_dcache();
553fd3c9befSKumar Gala 		mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
554fd3c9befSKumar Gala 		sync();
5551e9ea85fSYork Sun 	}
556fd3c9befSKumar Gala #endif
557d217a9adSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812
558d217a9adSYork Sun 	/*
559d217a9adSYork Sun 	 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
560d217a9adSYork Sun 	 * in write shadow mode. Checking DCWS before setting SPR 976.
561d217a9adSYork Sun 	 */
562d217a9adSYork Sun 	if (mfspr(L1CSR2) & L1CSR2_DCWS)
563d217a9adSYork Sun 		mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
564d217a9adSYork Sun #endif
565fd3c9befSKumar Gala 
566afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
5672a5fcb83SYork Sun 	spin = getenv("spin_table_compat");
5682a5fcb83SYork Sun 	if (spin && (*spin == 'n'))
5692a5fcb83SYork Sun 		spin_table_compat = 0;
5702a5fcb83SYork Sun 	else
5712a5fcb83SYork Sun 		spin_table_compat = 1;
5722a5fcb83SYork Sun #endif
5732a5fcb83SYork Sun 
574a47a12beSStefan Roese 	puts ("L2:    ");
575a47a12beSStefan Roese 
576a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
577a47a12beSStefan Roese 	volatile uint cache_ctl;
578fbc20aabSTimur Tabi 	uint ver;
579a47a12beSStefan Roese 	u32 l2siz_field;
580a47a12beSStefan Roese 
581a47a12beSStefan Roese 	ver = SVR_SOC_VER(svr);
582a47a12beSStefan Roese 
583a47a12beSStefan Roese 	asm("msync;isync");
584a47a12beSStefan Roese 	cache_ctl = l2cache->l2ctl;
585a47a12beSStefan Roese 
586a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
587a47a12beSStefan Roese 	if (cache_ctl & MPC85xx_L2CTL_L2E) {
588a47a12beSStefan Roese 		/* Clear L2 SRAM memory-mapped base address */
589a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar0, 0x0);
590a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar1, 0x0);
591a47a12beSStefan Roese 
592a47a12beSStefan Roese 		/* set MBECCDIS=0, SBECCDIS=0 */
593a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2errdis,
594a47a12beSStefan Roese 				(MPC85xx_L2ERRDIS_MBECC |
595a47a12beSStefan Roese 				 MPC85xx_L2ERRDIS_SBECC));
596a47a12beSStefan Roese 
597a47a12beSStefan Roese 		/* set L2E=0, L2SRAM=0 */
598a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2ctl,
599a47a12beSStefan Roese 				(MPC85xx_L2CTL_L2E |
600a47a12beSStefan Roese 				 MPC85xx_L2CTL_L2SRAM_ENTIRE));
601a47a12beSStefan Roese 	}
602a47a12beSStefan Roese #endif
603a47a12beSStefan Roese 
604a47a12beSStefan Roese 	l2siz_field = (cache_ctl >> 28) & 0x3;
605a47a12beSStefan Roese 
606a47a12beSStefan Roese 	switch (l2siz_field) {
607a47a12beSStefan Roese 	case 0x0:
608a47a12beSStefan Roese 		printf(" unknown size (0x%08x)\n", cache_ctl);
609a47a12beSStefan Roese 		return -1;
610a47a12beSStefan Roese 		break;
611a47a12beSStefan Roese 	case 0x1:
612a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
61348f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
6146b44d9e5SShruti Kanetkar 			puts("128 KiB ");
6156b44d9e5SShruti Kanetkar 			/* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
616a47a12beSStefan Roese 			cache_ctl = 0xc4000000;
617a47a12beSStefan Roese 		} else {
6186b44d9e5SShruti Kanetkar 			puts("256 KiB ");
619a47a12beSStefan Roese 			cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
620a47a12beSStefan Roese 		}
621a47a12beSStefan Roese 		break;
622a47a12beSStefan Roese 	case 0x2:
623a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
62448f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
6256b44d9e5SShruti Kanetkar 			puts("256 KiB ");
6266b44d9e5SShruti Kanetkar 			/* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
627a47a12beSStefan Roese 			cache_ctl = 0xc8000000;
628a47a12beSStefan Roese 		} else {
6296b44d9e5SShruti Kanetkar 			puts("512 KiB ");
630a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2SRAM=0 */
631a47a12beSStefan Roese 			cache_ctl = 0xc0000000;
632a47a12beSStefan Roese 		}
633a47a12beSStefan Roese 		break;
634a47a12beSStefan Roese 	case 0x3:
6356b44d9e5SShruti Kanetkar 		puts("1024 KiB ");
636a47a12beSStefan Roese 		/* set L2E=1, L2I=1, & L2SRAM=0 */
637a47a12beSStefan Roese 		cache_ctl = 0xc0000000;
638a47a12beSStefan Roese 		break;
639a47a12beSStefan Roese 	}
640a47a12beSStefan Roese 
641a47a12beSStefan Roese 	if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
642a47a12beSStefan Roese 		puts("already enabled");
643888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
644e4c9a35dSKumar Gala 		u32 l2srbar = l2cache->l2srbar0;
645a47a12beSStefan Roese 		if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
646a47a12beSStefan Roese 				&& l2srbar >= CONFIG_SYS_FLASH_BASE) {
647a47a12beSStefan Roese 			l2srbar = CONFIG_SYS_INIT_L2_ADDR;
648a47a12beSStefan Roese 			l2cache->l2srbar0 = l2srbar;
6499a511bd6SScott Wood 			printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
650a47a12beSStefan Roese 		}
651a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */
652a47a12beSStefan Roese 		puts("\n");
653a47a12beSStefan Roese 	} else {
654a47a12beSStefan Roese 		asm("msync;isync");
655a47a12beSStefan Roese 		l2cache->l2ctl = cache_ctl; /* invalidate & enable */
656a47a12beSStefan Roese 		asm("msync;isync");
657a47a12beSStefan Roese 		puts("enabled\n");
658a47a12beSStefan Roese 	}
659a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
66048f6a5c3SYork Sun 	if (SVR_SOC_VER(svr) == SVR_P2040) {
661acf3f8daSKumar Gala 		puts("N/A\n");
662acf3f8daSKumar Gala 		goto skip_l2;
663acf3f8daSKumar Gala 	}
664acf3f8daSKumar Gala 
665a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
666a47a12beSStefan Roese 
667a47a12beSStefan Roese 	/* invalidate the L2 cache */
668a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
669a47a12beSStefan Roese 	while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
670a47a12beSStefan Roese 		;
671a47a12beSStefan Roese 
672a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
673a47a12beSStefan Roese 	/* set stash id to (coreID) * 2 + 32 + L2 (1) */
674a47a12beSStefan Roese 	mtspr(SPRN_L2CSR1, (32 + 1));
675a47a12beSStefan Roese #endif
676a47a12beSStefan Roese 
677a47a12beSStefan Roese 	/* enable the cache */
678a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
679a47a12beSStefan Roese 
680a47a12beSStefan Roese 	if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
681a47a12beSStefan Roese 		while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
682a47a12beSStefan Roese 			;
6832f848f97SShruti Kanetkar 		print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
684a47a12beSStefan Roese 	}
685acf3f8daSKumar Gala 
686acf3f8daSKumar Gala skip_l2:
687e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
6886d2b9da1SYork Sun 	if (l2cache->l2csr0 & L2CSR0_L2E)
6892f848f97SShruti Kanetkar 		print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
6902f848f97SShruti Kanetkar 			   " enabled\n");
6916d2b9da1SYork Sun 
6926d2b9da1SYork Sun 	enable_cluster_l2();
693a47a12beSStefan Roese #else
694a47a12beSStefan Roese 	puts("disabled\n");
695a47a12beSStefan Roese #endif
6966aba33e9SKumar Gala 
697fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL)
698fb4a2409SAneesh Bansal 	disable_cpc_sram();
699fb4a2409SAneesh Bansal #endif
7006aba33e9SKumar Gala 	enable_cpc();
7016aba33e9SKumar Gala 
702cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES
703af025065SKumar Gala 	/* needs to be in ram since code uses global static vars */
704af025065SKumar Gala 	fsl_serdes_init();
705cb93071bSYork Sun #endif
706af025065SKumar Gala 
707424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
708424bf942SShengzhou Liu #define MCFGR_AXIPIPE 0x000000f0
709424bf942SShengzhou Liu 	if (IS_SVR_REV(svr, 1, 0))
710424bf942SShengzhou Liu 		clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE);
711424bf942SShengzhou Liu #endif
712424bf942SShengzhou Liu 
71372bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871
71472bd83cdSShengzhou Liu 	if (IS_SVR_REV(svr, 1, 0)) {
71572bd83cdSShengzhou Liu 		int i;
71672bd83cdSShengzhou Liu 		__be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
71772bd83cdSShengzhou Liu 
71872bd83cdSShengzhou Liu 		for (i = 0; i < 12; i++) {
71972bd83cdSShengzhou Liu 			p += i + (i > 5 ? 11 : 0);
72072bd83cdSShengzhou Liu 			out_be32(p, 0x2);
72172bd83cdSShengzhou Liu 		}
72272bd83cdSShengzhou Liu 		p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
72372bd83cdSShengzhou Liu 		out_be32(p, 0x34);
72472bd83cdSShengzhou Liu 	}
72572bd83cdSShengzhou Liu #endif
72672bd83cdSShengzhou Liu 
727a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
728a09b9b68SKumar Gala 	srio_init();
729c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
730ff65f126SLiu Gang 	char *s = getenv("bootmaster");
731ff65f126SLiu Gang 	if (s) {
732ff65f126SLiu Gang 		if (!strcmp(s, "SRIO1")) {
733ff65f126SLiu Gang 			srio_boot_master(1);
734ff65f126SLiu Gang 			srio_boot_master_release_slave(1);
735ff65f126SLiu Gang 		}
736ff65f126SLiu Gang 		if (!strcmp(s, "SRIO2")) {
737ff65f126SLiu Gang 			srio_boot_master(2);
738ff65f126SLiu Gang 			srio_boot_master_release_slave(2);
739ff65f126SLiu Gang 		}
740ff65f126SLiu Gang 	}
7415ffa88ecSLiu Gang #endif
742a09b9b68SKumar Gala #endif
743a09b9b68SKumar Gala 
744a47a12beSStefan Roese #if defined(CONFIG_MP)
745a47a12beSStefan Roese 	setup_mp();
746a47a12beSStefan Roese #endif
7473f0202edSLan Chunhe 
7484e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
749ae026ffdSRoy Zang 	{
7504e0be34aSZang Roy-R61911 		if (SVR_MAJ(svr) < 3) {
751ae026ffdSRoy Zang 			void *p;
752ae026ffdSRoy Zang 			p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
753ae026ffdSRoy Zang 			setbits_be32(p, 1 << (31 - 14));
754ae026ffdSRoy Zang 		}
7554e0be34aSZang Roy-R61911 	}
756ae026ffdSRoy Zang #endif
757ae026ffdSRoy Zang 
7583f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
7593f0202edSLan Chunhe 	/*
7603f0202edSLan Chunhe 	 * Modify the CLKDIV field of LCRR register to improve the writing
7613f0202edSLan Chunhe 	 * speed for NOR flash.
7623f0202edSLan Chunhe 	 */
7633f0202edSLan Chunhe 	clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
7643f0202edSLan Chunhe 	__raw_readl(&lbc->lcrr);
7653f0202edSLan Chunhe 	isync();
7662b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
7672b3a1cddSKumar Gala 	udelay(100);
7682b3a1cddSKumar Gala #endif
7693f0202edSLan Chunhe #endif
7703f0202edSLan Chunhe 
77186221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
77286221f09SRoy Zang 	{
7739dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy1 =
77486221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
7759c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
7769c641a87SSuresh Gupta 		if (has_erratum_a006261())
7779c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy1);
7789c641a87SSuresh Gupta #endif
77986221f09SRoy Zang 		out_be32(&usb_phy1->usb_enable_override,
78086221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
78186221f09SRoy Zang 	}
78286221f09SRoy Zang #endif
78386221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
78486221f09SRoy Zang 	{
7859dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy2 =
78686221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
7879c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
7889c641a87SSuresh Gupta 		if (has_erratum_a006261())
7899c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy2);
7909c641a87SSuresh Gupta #endif
79186221f09SRoy Zang 		out_be32(&usb_phy2->usb_enable_override,
79286221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
79386221f09SRoy Zang 	}
79486221f09SRoy Zang #endif
79586221f09SRoy Zang 
79699d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14
79799d7b0a4SXulei 	/* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
79899d7b0a4SXulei 	 * multi-bit ECC errors which has impact on performance, so software
79999d7b0a4SXulei 	 * should disable all ECC reporting from USB1 and USB2.
80099d7b0a4SXulei 	 */
80199d7b0a4SXulei 	if (IS_SVR_REV(get_svr(), 1, 0)) {
80299d7b0a4SXulei 		struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
80399d7b0a4SXulei 			(CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
80499d7b0a4SXulei 		setbits_be32(&dcfg->ecccr1,
80599d7b0a4SXulei 				(DCSR_DCFG_ECC_DISABLE_USB1 |
80699d7b0a4SXulei 				 DCSR_DCFG_ECC_DISABLE_USB2));
80799d7b0a4SXulei 	}
80899d7b0a4SXulei #endif
80999d7b0a4SXulei 
8103fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
8119dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy =
8123fa75c87SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
8133fa75c87SRoy Zang 		setbits_be32(&usb_phy->pllprg[1],
8143fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
8153fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
8163fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
8173fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
8183fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.ctrl,
8193fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
8203fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.drvvbuscfg,
8213fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
8223fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.pwrfltcfg,
8233fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
8243fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.ctrl,
8253fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
8263fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.drvvbuscfg,
8273fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
8283fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.pwrfltcfg,
8293fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
8309c641a87SSuresh Gupta 
8319c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
8329c641a87SSuresh Gupta 		if (has_erratum_a006261())
8339c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy);
8343fa75c87SRoy Zang #endif
8353fa75c87SRoy Zang 
8369c641a87SSuresh Gupta #endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
8379c641a87SSuresh Gupta 
838c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET
839c916d7c9SKumar Gala 	fman_enet_init();
840c916d7c9SKumar Gala #endif
841c916d7c9SKumar Gala 
842fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
843fbc20aabSTimur Tabi 	/*
844fbc20aabSTimur Tabi 	 * For P1022/1013 Rev1.0 silicon, after power on SATA host
845fbc20aabSTimur Tabi 	 * controller is configured in legacy mode instead of the
846fbc20aabSTimur Tabi 	 * expected enterprise mode. Software needs to clear bit[28]
847fbc20aabSTimur Tabi 	 * of HControl register to change to enterprise mode from
848fbc20aabSTimur Tabi 	 * legacy mode.  We assume that the controller is offline.
849fbc20aabSTimur Tabi 	 */
850fbc20aabSTimur Tabi 	if (IS_SVR_REV(svr, 1, 0) &&
851fbc20aabSTimur Tabi 	    ((SVR_SOC_VER(svr) == SVR_P1022) ||
85248f6a5c3SYork Sun 	     (SVR_SOC_VER(svr) == SVR_P1013))) {
853fbc20aabSTimur Tabi 		fsl_sata_reg_t *reg;
854fbc20aabSTimur Tabi 
855fbc20aabSTimur Tabi 		/* first SATA controller */
856fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
857fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
858fbc20aabSTimur Tabi 
859fbc20aabSTimur Tabi 		/* second SATA controller */
860fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
861fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
862fbc20aabSTimur Tabi 	}
863fbc20aabSTimur Tabi #endif
864fbc20aabSTimur Tabi 
865fbc20aabSTimur Tabi 
866a47a12beSStefan Roese 	return 0;
867a47a12beSStefan Roese }
868a47a12beSStefan Roese 
869a47a12beSStefan Roese void arch_preboot_os(void)
870a47a12beSStefan Roese {
871a47a12beSStefan Roese 	u32 msr;
872a47a12beSStefan Roese 
873a47a12beSStefan Roese 	/*
874a47a12beSStefan Roese 	 * We are changing interrupt offsets and are about to boot the OS so
875a47a12beSStefan Roese 	 * we need to make sure we disable all async interrupts. EE is already
876a47a12beSStefan Roese 	 * disabled by the time we get called.
877a47a12beSStefan Roese 	 */
878a47a12beSStefan Roese 	msr = mfmsr();
8795344f7a2SPrabhakar Kushwaha 	msr &= ~(MSR_ME|MSR_CE);
880a47a12beSStefan Roese 	mtmsr(msr);
881a47a12beSStefan Roese }
882f54fe87aSKumar Gala 
883f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
884f54fe87aSKumar Gala int sata_initialize(void)
885f54fe87aSKumar Gala {
886f54fe87aSKumar Gala 	if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
887f54fe87aSKumar Gala 		return __sata_initialize();
888f54fe87aSKumar Gala 
889f54fe87aSKumar Gala 	return 1;
890f54fe87aSKumar Gala }
891f54fe87aSKumar Gala #endif
892f9a33f1cSKumar Gala 
893f9a33f1cSKumar Gala void cpu_secondary_init_r(void)
894f9a33f1cSKumar Gala {
8952a44efebSZhao Qiang #ifdef CONFIG_U_QE
8962a44efebSZhao Qiang 	uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
8972a44efebSZhao Qiang #elif defined CONFIG_QE
898f9a33f1cSKumar Gala 	uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
8992a44efebSZhao Qiang #endif
9002a44efebSZhao Qiang 
9012a44efebSZhao Qiang #ifdef CONFIG_QE
902f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
903a7b1e1b7SHaiying Wang 	int ret;
904f2717b47STimur Tabi 	size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
905a7b1e1b7SHaiying Wang 
906a7b1e1b7SHaiying Wang 	/* load QE firmware from NAND flash to DDR first */
907f2717b47STimur Tabi 	ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
908dcf1d774SZhao Qiang 			&fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
909a7b1e1b7SHaiying Wang 
910a7b1e1b7SHaiying Wang 	if (ret && ret == -EUCLEAN) {
911a7b1e1b7SHaiying Wang 		printf ("NAND read for QE firmware at offset %x failed %d\n",
912f2717b47STimur Tabi 				CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
913a7b1e1b7SHaiying Wang 	}
914a7b1e1b7SHaiying Wang #endif
915f9a33f1cSKumar Gala 	qe_init(qe_base);
916f9a33f1cSKumar Gala 	qe_reset();
917f9a33f1cSKumar Gala #endif
918f9a33f1cSKumar Gala }
919