xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init.c (revision 9dee205d78402c6c48076735859f4e1a293cf693)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2003 Motorola Inc.
5a47a12beSStefan Roese  * Modified by Xianghua Xiao, X.Xiao@motorola.com
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * (C) Copyright 2000
8a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9a47a12beSStefan Roese  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11a47a12beSStefan Roese  */
12a47a12beSStefan Roese 
13a47a12beSStefan Roese #include <common.h>
14a47a12beSStefan Roese #include <watchdog.h>
15a47a12beSStefan Roese #include <asm/processor.h>
16a47a12beSStefan Roese #include <ioports.h>
17f54fe87aSKumar Gala #include <sata.h>
18c916d7c9SKumar Gala #include <fm_eth.h>
19a47a12beSStefan Roese #include <asm/io.h>
20fd3c9befSKumar Gala #include <asm/cache.h>
21a47a12beSStefan Roese #include <asm/mmu.h>
22a47a12beSStefan Roese #include <asm/fsl_law.h>
23f54fe87aSKumar Gala #include <asm/fsl_serdes.h>
245ffa88ecSLiu Gang #include <asm/fsl_srio.h>
25*9dee205dSramneek mehresh #include <fsl_usb.h>
2657125f22SYork Sun #include <hwconfig.h>
27fbc20aabSTimur Tabi #include <linux/compiler.h>
28a47a12beSStefan Roese #include "mp.h"
29f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
30a7b1e1b7SHaiying Wang #include <nand.h>
31a7b1e1b7SHaiying Wang #include <errno.h>
32a7b1e1b7SHaiying Wang #endif
33a47a12beSStefan Roese 
34fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h"
35fbc20aabSTimur Tabi 
36a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
37a47a12beSStefan Roese 
38a47a12beSStefan Roese #ifdef CONFIG_QE
39a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[];
40a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir,
41a47a12beSStefan Roese 				int open_drain, int assign);
42a47a12beSStefan Roese extern void qe_init(uint qe_base);
43a47a12beSStefan Roese extern void qe_reset(void);
44a47a12beSStefan Roese 
45a47a12beSStefan Roese static void config_qe_ioports(void)
46a47a12beSStefan Roese {
47a47a12beSStefan Roese 	u8      port, pin;
48a47a12beSStefan Roese 	int     dir, open_drain, assign;
49a47a12beSStefan Roese 	int     i;
50a47a12beSStefan Roese 
51a47a12beSStefan Roese 	for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
52a47a12beSStefan Roese 		port		= qe_iop_conf_tab[i].port;
53a47a12beSStefan Roese 		pin		= qe_iop_conf_tab[i].pin;
54a47a12beSStefan Roese 		dir		= qe_iop_conf_tab[i].dir;
55a47a12beSStefan Roese 		open_drain	= qe_iop_conf_tab[i].open_drain;
56a47a12beSStefan Roese 		assign		= qe_iop_conf_tab[i].assign;
57a47a12beSStefan Roese 		qe_config_iopin(port, pin, dir, open_drain, assign);
58a47a12beSStefan Roese 	}
59a47a12beSStefan Roese }
60a47a12beSStefan Roese #endif
61a47a12beSStefan Roese 
62a47a12beSStefan Roese #ifdef CONFIG_CPM2
63a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm)
64a47a12beSStefan Roese {
65a47a12beSStefan Roese 	int portnum;
66a47a12beSStefan Roese 
67a47a12beSStefan Roese 	for (portnum = 0; portnum < 4; portnum++) {
68a47a12beSStefan Roese 		uint pmsk = 0,
69a47a12beSStefan Roese 		     ppar = 0,
70a47a12beSStefan Roese 		     psor = 0,
71a47a12beSStefan Roese 		     pdir = 0,
72a47a12beSStefan Roese 		     podr = 0,
73a47a12beSStefan Roese 		     pdat = 0;
74a47a12beSStefan Roese 		iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
75a47a12beSStefan Roese 		iop_conf_t *eiopc = iopc + 32;
76a47a12beSStefan Roese 		uint msk = 1;
77a47a12beSStefan Roese 
78a47a12beSStefan Roese 		/*
79a47a12beSStefan Roese 		 * NOTE:
80a47a12beSStefan Roese 		 * index 0 refers to pin 31,
81a47a12beSStefan Roese 		 * index 31 refers to pin 0
82a47a12beSStefan Roese 		 */
83a47a12beSStefan Roese 		while (iopc < eiopc) {
84a47a12beSStefan Roese 			if (iopc->conf) {
85a47a12beSStefan Roese 				pmsk |= msk;
86a47a12beSStefan Roese 				if (iopc->ppar)
87a47a12beSStefan Roese 					ppar |= msk;
88a47a12beSStefan Roese 				if (iopc->psor)
89a47a12beSStefan Roese 					psor |= msk;
90a47a12beSStefan Roese 				if (iopc->pdir)
91a47a12beSStefan Roese 					pdir |= msk;
92a47a12beSStefan Roese 				if (iopc->podr)
93a47a12beSStefan Roese 					podr |= msk;
94a47a12beSStefan Roese 				if (iopc->pdat)
95a47a12beSStefan Roese 					pdat |= msk;
96a47a12beSStefan Roese 			}
97a47a12beSStefan Roese 
98a47a12beSStefan Roese 			msk <<= 1;
99a47a12beSStefan Roese 			iopc++;
100a47a12beSStefan Roese 		}
101a47a12beSStefan Roese 
102a47a12beSStefan Roese 		if (pmsk != 0) {
103a47a12beSStefan Roese 			volatile ioport_t *iop = ioport_addr (cpm, portnum);
104a47a12beSStefan Roese 			uint tpmsk = ~pmsk;
105a47a12beSStefan Roese 
106a47a12beSStefan Roese 			/*
107a47a12beSStefan Roese 			 * the (somewhat confused) paragraph at the
108a47a12beSStefan Roese 			 * bottom of page 35-5 warns that there might
109a47a12beSStefan Roese 			 * be "unknown behaviour" when programming
110a47a12beSStefan Roese 			 * PSORx and PDIRx, if PPARx = 1, so I
111a47a12beSStefan Roese 			 * decided this meant I had to disable the
112a47a12beSStefan Roese 			 * dedicated function first, and enable it
113a47a12beSStefan Roese 			 * last.
114a47a12beSStefan Roese 			 */
115a47a12beSStefan Roese 			iop->ppar &= tpmsk;
116a47a12beSStefan Roese 			iop->psor = (iop->psor & tpmsk) | psor;
117a47a12beSStefan Roese 			iop->podr = (iop->podr & tpmsk) | podr;
118a47a12beSStefan Roese 			iop->pdat = (iop->pdat & tpmsk) | pdat;
119a47a12beSStefan Roese 			iop->pdir = (iop->pdir & tpmsk) | pdir;
120a47a12beSStefan Roese 			iop->ppar |= ppar;
121a47a12beSStefan Roese 		}
122a47a12beSStefan Roese 	}
123a47a12beSStefan Roese }
124a47a12beSStefan Roese #endif
125a47a12beSStefan Roese 
1266aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1276aba33e9SKumar Gala static void enable_cpc(void)
1286aba33e9SKumar Gala {
1296aba33e9SKumar Gala 	int i;
1306aba33e9SKumar Gala 	u32 size = 0;
1316aba33e9SKumar Gala 
1326aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1336aba33e9SKumar Gala 
1346aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1356aba33e9SKumar Gala 		u32 cpccfg0 = in_be32(&cpc->cpccfg0);
1366aba33e9SKumar Gala 		size += CPC_CFG0_SZ_K(cpccfg0);
1372a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
1382a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
1392a9fab82SShaohui Xie 			/* find and disable LAW of SRAM */
1402a9fab82SShaohui Xie 			struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
1412a9fab82SShaohui Xie 
1422a9fab82SShaohui Xie 			if (law.index == -1) {
1432a9fab82SShaohui Xie 				printf("\nFatal error happened\n");
1442a9fab82SShaohui Xie 				return;
1452a9fab82SShaohui Xie 			}
1462a9fab82SShaohui Xie 			disable_law(law.index);
1472a9fab82SShaohui Xie 
1482a9fab82SShaohui Xie 			clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
1492a9fab82SShaohui Xie 			out_be32(&cpc->cpccsr0, 0);
1502a9fab82SShaohui Xie 			out_be32(&cpc->cpcsrcr0, 0);
1512a9fab82SShaohui Xie 		}
1522a9fab82SShaohui Xie #endif
1536aba33e9SKumar Gala 
1541d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
1551d2c2a62SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
1561d2c2a62SKumar Gala #endif
157868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
158868da593SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
159868da593SKumar Gala #endif
16082125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593
16182125192SScott Wood 		setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
16282125192SScott Wood #endif
1631d2c2a62SKumar Gala 
1646aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
1656aba33e9SKumar Gala 		/* Read back to sync write */
1666aba33e9SKumar Gala 		in_be32(&cpc->cpccsr0);
1676aba33e9SKumar Gala 
1686aba33e9SKumar Gala 	}
1696aba33e9SKumar Gala 
1706aba33e9SKumar Gala 	printf("Corenet Platform Cache: %d KB enabled\n", size);
1716aba33e9SKumar Gala }
1726aba33e9SKumar Gala 
173e56143e5SKim Phillips static void invalidate_cpc(void)
1746aba33e9SKumar Gala {
1756aba33e9SKumar Gala 	int i;
1766aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1776aba33e9SKumar Gala 
1786aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1792a9fab82SShaohui Xie 		/* skip CPC when it used as all SRAM */
1802a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
1812a9fab82SShaohui Xie 			continue;
1826aba33e9SKumar Gala 		/* Flash invalidate the CPC and clear all the locks */
1836aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
1846aba33e9SKumar Gala 		while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
1856aba33e9SKumar Gala 			;
1866aba33e9SKumar Gala 	}
1876aba33e9SKumar Gala }
1886aba33e9SKumar Gala #else
1896aba33e9SKumar Gala #define enable_cpc()
1906aba33e9SKumar Gala #define invalidate_cpc()
1916aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */
1926aba33e9SKumar Gala 
193a47a12beSStefan Roese /*
194a47a12beSStefan Roese  * Breathe some life into the CPU...
195a47a12beSStefan Roese  *
196a47a12beSStefan Roese  * Set up the memory map
197a47a12beSStefan Roese  * initialize a bunch of registers
198a47a12beSStefan Roese  */
199a47a12beSStefan Roese 
200a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
201a47a12beSStefan Roese static void corenet_tb_init(void)
202a47a12beSStefan Roese {
203a47a12beSStefan Roese 	volatile ccsr_rcpm_t *rcpm =
204a47a12beSStefan Roese 		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
205a47a12beSStefan Roese 	volatile ccsr_pic_t *pic =
206680c613aSKim Phillips 		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
207a47a12beSStefan Roese 	u32 whoami = in_be32(&pic->whoami);
208a47a12beSStefan Roese 
209a47a12beSStefan Roese 	/* Enable the timebase register for this core */
210a47a12beSStefan Roese 	out_be32(&rcpm->ctbenrl, (1 << whoami));
211a47a12beSStefan Roese }
212a47a12beSStefan Roese #endif
213a47a12beSStefan Roese 
214a47a12beSStefan Roese void cpu_init_f (void)
215a47a12beSStefan Roese {
216a47a12beSStefan Roese 	extern void m8560_cpm_reset (void);
217f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS
218f110fe94SStephen George 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
219f110fe94SStephen George #endif
2207065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
2217065b7d4SRuchika Gupta 	struct law_entry law;
2227065b7d4SRuchika Gupta #endif
223a47a12beSStefan Roese #ifdef CONFIG_MPC8548
224a47a12beSStefan Roese 	ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
225a47a12beSStefan Roese 	uint svr = get_svr();
226a47a12beSStefan Roese 
227a47a12beSStefan Roese 	/*
228a47a12beSStefan Roese 	 * CPU2 errata workaround: A core hang possible while executing
229a47a12beSStefan Roese 	 * a msync instruction and a snoopable transaction from an I/O
230a47a12beSStefan Roese 	 * master tagged to make quick forward progress is present.
231a47a12beSStefan Roese 	 * Fixed in silicon rev 2.1.
232a47a12beSStefan Roese 	 */
233a47a12beSStefan Roese 	if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
234a47a12beSStefan Roese 		out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
235a47a12beSStefan Roese #endif
236a47a12beSStefan Roese 
237a47a12beSStefan Roese 	disable_tlb(14);
238a47a12beSStefan Roese 	disable_tlb(15);
239a47a12beSStefan Roese 
2407065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT)
2417065b7d4SRuchika Gupta 	/* Disable the LAW created for NOR flash by the PBI commands */
2427065b7d4SRuchika Gupta 	law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
2437065b7d4SRuchika Gupta 	if (law.index != -1)
2447065b7d4SRuchika Gupta 		disable_law(law.index);
2457065b7d4SRuchika Gupta #endif
2467065b7d4SRuchika Gupta 
247a47a12beSStefan Roese #ifdef CONFIG_CPM2
248a47a12beSStefan Roese 	config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
249a47a12beSStefan Roese #endif
250a47a12beSStefan Roese 
251f51cdaf1SBecky Bruce        init_early_memctl_regs();
252a47a12beSStefan Roese 
253a47a12beSStefan Roese #if defined(CONFIG_CPM2)
254a47a12beSStefan Roese 	m8560_cpm_reset();
255a47a12beSStefan Roese #endif
256a47a12beSStefan Roese #ifdef CONFIG_QE
257a47a12beSStefan Roese 	/* Config QE ioports */
258a47a12beSStefan Roese 	config_qe_ioports();
259a47a12beSStefan Roese #endif
260a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA)
261a47a12beSStefan Roese 	dma_init();
262a47a12beSStefan Roese #endif
263a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
264a47a12beSStefan Roese 	corenet_tb_init();
265a47a12beSStefan Roese #endif
266a47a12beSStefan Roese 	init_used_tlb_cams();
2676aba33e9SKumar Gala 
2686aba33e9SKumar Gala 	/* Invalidate the CPC before DDR gets enabled */
2696aba33e9SKumar Gala 	invalidate_cpc();
270f110fe94SStephen George 
271f110fe94SStephen George  #ifdef CONFIG_SYS_DCSRBAR_PHYS
272f110fe94SStephen George 	/* set DCSRCR so that DCSR space is 1G */
273f110fe94SStephen George 	setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
274f110fe94SStephen George 	in_be32(&gur->dcsrcr);
275f110fe94SStephen George #endif
276f110fe94SStephen George 
277a47a12beSStefan Roese }
278a47a12beSStefan Roese 
27935079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */
28035079aa9SKumar Gala static void __fsl_serdes__init(void)
28135079aa9SKumar Gala {
28235079aa9SKumar Gala 	return ;
28335079aa9SKumar Gala }
28435079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
285a47a12beSStefan Roese 
2866d2b9da1SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
2876d2b9da1SYork Sun int enable_cluster_l2(void)
2886d2b9da1SYork Sun {
2896d2b9da1SYork Sun 	int i = 0;
2906d2b9da1SYork Sun 	u32 cluster;
2916d2b9da1SYork Sun 	ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
2926d2b9da1SYork Sun 	struct ccsr_cluster_l2 __iomem *l2cache;
2936d2b9da1SYork Sun 
2946d2b9da1SYork Sun 	cluster = in_be32(&gur->tp_cluster[i].lower);
2956d2b9da1SYork Sun 	if (cluster & TP_CLUSTER_EOC)
2966d2b9da1SYork Sun 		return 0;
2976d2b9da1SYork Sun 
2986d2b9da1SYork Sun 	/* The first cache has already been set up, so skip it */
2996d2b9da1SYork Sun 	i++;
3006d2b9da1SYork Sun 
3016d2b9da1SYork Sun 	/* Look through the remaining clusters, and set up their caches */
3026d2b9da1SYork Sun 	do {
303db9a8070SPrabhakar Kushwaha 		int j, cluster_valid = 0;
304db9a8070SPrabhakar Kushwaha 
3056d2b9da1SYork Sun 		l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
306db9a8070SPrabhakar Kushwaha 
3076d2b9da1SYork Sun 		cluster = in_be32(&gur->tp_cluster[i].lower);
3086d2b9da1SYork Sun 
309db9a8070SPrabhakar Kushwaha 		/* check that at least one core/accel is enabled in cluster */
310db9a8070SPrabhakar Kushwaha 		for (j = 0; j < 4; j++) {
311db9a8070SPrabhakar Kushwaha 			u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
312db9a8070SPrabhakar Kushwaha 			u32 type = in_be32(&gur->tp_ityp[idx]);
313db9a8070SPrabhakar Kushwaha 
314db9a8070SPrabhakar Kushwaha 			if (type & TP_ITYP_AV)
315db9a8070SPrabhakar Kushwaha 				cluster_valid = 1;
316db9a8070SPrabhakar Kushwaha 		}
317db9a8070SPrabhakar Kushwaha 
318db9a8070SPrabhakar Kushwaha 		if (cluster_valid) {
3196d2b9da1SYork Sun 			/* set stash ID to (cluster) * 2 + 32 + 1 */
3206d2b9da1SYork Sun 			clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
3216d2b9da1SYork Sun 
3226d2b9da1SYork Sun 			printf("enable l2 for cluster %d %p\n", i, l2cache);
3236d2b9da1SYork Sun 
3246d2b9da1SYork Sun 			out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
325db9a8070SPrabhakar Kushwaha 			while ((in_be32(&l2cache->l2csr0)
326db9a8070SPrabhakar Kushwaha 				& (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
3276d2b9da1SYork Sun 					;
3289cd95ac7SJames Yang 			out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
329db9a8070SPrabhakar Kushwaha 		}
3306d2b9da1SYork Sun 		i++;
3316d2b9da1SYork Sun 	} while (!(cluster & TP_CLUSTER_EOC));
3326d2b9da1SYork Sun 
3336d2b9da1SYork Sun 	return 0;
3346d2b9da1SYork Sun }
3356d2b9da1SYork Sun #endif
3366d2b9da1SYork Sun 
337a47a12beSStefan Roese /*
338a47a12beSStefan Roese  * Initialize L2 as cache.
339a47a12beSStefan Roese  *
340a47a12beSStefan Roese  * The newer 8548, etc, parts have twice as much cache, but
341a47a12beSStefan Roese  * use the same bit-encoding as the older 8555, etc, parts.
342a47a12beSStefan Roese  *
343a47a12beSStefan Roese  */
344a47a12beSStefan Roese int cpu_init_r(void)
345a47a12beSStefan Roese {
346fbc20aabSTimur Tabi 	__maybe_unused u32 svr = get_svr();
3473f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
3486d2b9da1SYork Sun 	fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
3496d2b9da1SYork Sun #endif
3506d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE
3516d2b9da1SYork Sun 	ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
3526d2b9da1SYork Sun #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
3536d2b9da1SYork Sun 	struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
3543f0202edSLan Chunhe #endif
355afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
3562a5fcb83SYork Sun 	extern int spin_table_compat;
3572a5fcb83SYork Sun 	const char *spin;
3582a5fcb83SYork Sun #endif
3593f0202edSLan Chunhe 
3605e23ab0aSYork Sun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
3615e23ab0aSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
3625e23ab0aSYork Sun 	/*
36357125f22SYork Sun 	 * CPU22 and NMG_CPU_A011 share the same workaround.
3645e23ab0aSYork Sun 	 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
3655e23ab0aSYork Sun 	 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
36657125f22SYork Sun 	 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
36757125f22SYork Sun 	 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
36857125f22SYork Sun 	 * be disabled by hwconfig with syntax:
36957125f22SYork Sun 	 *
37057125f22SYork Sun 	 * fsl_cpu_a011:disable
3715e23ab0aSYork Sun 	 */
37257125f22SYork Sun 	extern int enable_cpu_a011_workaround;
37357125f22SYork Sun #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
37457125f22SYork Sun 	enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
37557125f22SYork Sun #else
37657125f22SYork Sun 	char buffer[HWCONFIG_BUFFER_SIZE];
37757125f22SYork Sun 	char *buf = NULL;
37857125f22SYork Sun 	int n, res;
37957125f22SYork Sun 
38057125f22SYork Sun 	n = getenv_f("hwconfig", buffer, sizeof(buffer));
38157125f22SYork Sun 	if (n > 0)
38257125f22SYork Sun 		buf = buffer;
38357125f22SYork Sun 
38457125f22SYork Sun 	res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
38557125f22SYork Sun 	if (res > 0)
38657125f22SYork Sun 		enable_cpu_a011_workaround = 0;
38757125f22SYork Sun 	else {
38857125f22SYork Sun 		if (n >= HWCONFIG_BUFFER_SIZE) {
38957125f22SYork Sun 			printf("fsl_cpu_a011 was not found. hwconfig variable "
39057125f22SYork Sun 				"may be too long\n");
39157125f22SYork Sun 		}
39257125f22SYork Sun 		enable_cpu_a011_workaround =
39357125f22SYork Sun 			(SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
39457125f22SYork Sun 			(SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
39557125f22SYork Sun 	}
39657125f22SYork Sun #endif
39757125f22SYork Sun 	if (enable_cpu_a011_workaround) {
398fd3c9befSKumar Gala 		flush_dcache();
399fd3c9befSKumar Gala 		mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
400fd3c9befSKumar Gala 		sync();
4011e9ea85fSYork Sun 	}
402fd3c9befSKumar Gala #endif
403d217a9adSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812
404d217a9adSYork Sun 	/*
405d217a9adSYork Sun 	 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
406d217a9adSYork Sun 	 * in write shadow mode. Checking DCWS before setting SPR 976.
407d217a9adSYork Sun 	 */
408d217a9adSYork Sun 	if (mfspr(L1CSR2) & L1CSR2_DCWS)
409d217a9adSYork Sun 		mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
410d217a9adSYork Sun #endif
411fd3c9befSKumar Gala 
412afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
4132a5fcb83SYork Sun 	spin = getenv("spin_table_compat");
4142a5fcb83SYork Sun 	if (spin && (*spin == 'n'))
4152a5fcb83SYork Sun 		spin_table_compat = 0;
4162a5fcb83SYork Sun 	else
4172a5fcb83SYork Sun 		spin_table_compat = 1;
4182a5fcb83SYork Sun #endif
4192a5fcb83SYork Sun 
420a47a12beSStefan Roese 	puts ("L2:    ");
421a47a12beSStefan Roese 
422a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
423a47a12beSStefan Roese 	volatile uint cache_ctl;
424fbc20aabSTimur Tabi 	uint ver;
425a47a12beSStefan Roese 	u32 l2siz_field;
426a47a12beSStefan Roese 
427a47a12beSStefan Roese 	ver = SVR_SOC_VER(svr);
428a47a12beSStefan Roese 
429a47a12beSStefan Roese 	asm("msync;isync");
430a47a12beSStefan Roese 	cache_ctl = l2cache->l2ctl;
431a47a12beSStefan Roese 
432a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
433a47a12beSStefan Roese 	if (cache_ctl & MPC85xx_L2CTL_L2E) {
434a47a12beSStefan Roese 		/* Clear L2 SRAM memory-mapped base address */
435a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar0, 0x0);
436a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar1, 0x0);
437a47a12beSStefan Roese 
438a47a12beSStefan Roese 		/* set MBECCDIS=0, SBECCDIS=0 */
439a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2errdis,
440a47a12beSStefan Roese 				(MPC85xx_L2ERRDIS_MBECC |
441a47a12beSStefan Roese 				 MPC85xx_L2ERRDIS_SBECC));
442a47a12beSStefan Roese 
443a47a12beSStefan Roese 		/* set L2E=0, L2SRAM=0 */
444a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2ctl,
445a47a12beSStefan Roese 				(MPC85xx_L2CTL_L2E |
446a47a12beSStefan Roese 				 MPC85xx_L2CTL_L2SRAM_ENTIRE));
447a47a12beSStefan Roese 	}
448a47a12beSStefan Roese #endif
449a47a12beSStefan Roese 
450a47a12beSStefan Roese 	l2siz_field = (cache_ctl >> 28) & 0x3;
451a47a12beSStefan Roese 
452a47a12beSStefan Roese 	switch (l2siz_field) {
453a47a12beSStefan Roese 	case 0x0:
454a47a12beSStefan Roese 		printf(" unknown size (0x%08x)\n", cache_ctl);
455a47a12beSStefan Roese 		return -1;
456a47a12beSStefan Roese 		break;
457a47a12beSStefan Roese 	case 0x1:
458a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
45948f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
460a47a12beSStefan Roese 			puts("128 KB ");
461a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
462a47a12beSStefan Roese 			cache_ctl = 0xc4000000;
463a47a12beSStefan Roese 		} else {
464a47a12beSStefan Roese 			puts("256 KB ");
465a47a12beSStefan Roese 			cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
466a47a12beSStefan Roese 		}
467a47a12beSStefan Roese 		break;
468a47a12beSStefan Roese 	case 0x2:
469a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
47048f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
471a47a12beSStefan Roese 			puts("256 KB ");
472a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
473a47a12beSStefan Roese 			cache_ctl = 0xc8000000;
474a47a12beSStefan Roese 		} else {
475a47a12beSStefan Roese 			puts ("512 KB ");
476a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2SRAM=0 */
477a47a12beSStefan Roese 			cache_ctl = 0xc0000000;
478a47a12beSStefan Roese 		}
479a47a12beSStefan Roese 		break;
480a47a12beSStefan Roese 	case 0x3:
481a47a12beSStefan Roese 		puts("1024 KB ");
482a47a12beSStefan Roese 		/* set L2E=1, L2I=1, & L2SRAM=0 */
483a47a12beSStefan Roese 		cache_ctl = 0xc0000000;
484a47a12beSStefan Roese 		break;
485a47a12beSStefan Roese 	}
486a47a12beSStefan Roese 
487a47a12beSStefan Roese 	if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
488a47a12beSStefan Roese 		puts("already enabled");
489888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
490e4c9a35dSKumar Gala 		u32 l2srbar = l2cache->l2srbar0;
491a47a12beSStefan Roese 		if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
492a47a12beSStefan Roese 				&& l2srbar >= CONFIG_SYS_FLASH_BASE) {
493a47a12beSStefan Roese 			l2srbar = CONFIG_SYS_INIT_L2_ADDR;
494a47a12beSStefan Roese 			l2cache->l2srbar0 = l2srbar;
4959a511bd6SScott Wood 			printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
496a47a12beSStefan Roese 		}
497a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */
498a47a12beSStefan Roese 		puts("\n");
499a47a12beSStefan Roese 	} else {
500a47a12beSStefan Roese 		asm("msync;isync");
501a47a12beSStefan Roese 		l2cache->l2ctl = cache_ctl; /* invalidate & enable */
502a47a12beSStefan Roese 		asm("msync;isync");
503a47a12beSStefan Roese 		puts("enabled\n");
504a47a12beSStefan Roese 	}
505a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
50648f6a5c3SYork Sun 	if (SVR_SOC_VER(svr) == SVR_P2040) {
507acf3f8daSKumar Gala 		puts("N/A\n");
508acf3f8daSKumar Gala 		goto skip_l2;
509acf3f8daSKumar Gala 	}
510acf3f8daSKumar Gala 
511a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
512a47a12beSStefan Roese 
513a47a12beSStefan Roese 	/* invalidate the L2 cache */
514a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
515a47a12beSStefan Roese 	while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
516a47a12beSStefan Roese 		;
517a47a12beSStefan Roese 
518a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
519a47a12beSStefan Roese 	/* set stash id to (coreID) * 2 + 32 + L2 (1) */
520a47a12beSStefan Roese 	mtspr(SPRN_L2CSR1, (32 + 1));
521a47a12beSStefan Roese #endif
522a47a12beSStefan Roese 
523a47a12beSStefan Roese 	/* enable the cache */
524a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
525a47a12beSStefan Roese 
526a47a12beSStefan Roese 	if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
527a47a12beSStefan Roese 		while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
528a47a12beSStefan Roese 			;
529a47a12beSStefan Roese 		printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
530a47a12beSStefan Roese 	}
531acf3f8daSKumar Gala 
532acf3f8daSKumar Gala skip_l2:
5336d2b9da1SYork Sun #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
5346d2b9da1SYork Sun 	if (l2cache->l2csr0 & L2CSR0_L2E)
5356d2b9da1SYork Sun 		printf("%d KB enabled\n", (l2cache->l2cfg0 & 0x3fff) * 64);
5366d2b9da1SYork Sun 
5376d2b9da1SYork Sun 	enable_cluster_l2();
538a47a12beSStefan Roese #else
539a47a12beSStefan Roese 	puts("disabled\n");
540a47a12beSStefan Roese #endif
5416aba33e9SKumar Gala 
5426aba33e9SKumar Gala 	enable_cpc();
5436aba33e9SKumar Gala 
544cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES
545af025065SKumar Gala 	/* needs to be in ram since code uses global static vars */
546af025065SKumar Gala 	fsl_serdes_init();
547cb93071bSYork Sun #endif
548af025065SKumar Gala 
54972bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871
55072bd83cdSShengzhou Liu 	if (IS_SVR_REV(svr, 1, 0)) {
55172bd83cdSShengzhou Liu 		int i;
55272bd83cdSShengzhou Liu 		__be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
55372bd83cdSShengzhou Liu 
55472bd83cdSShengzhou Liu 		for (i = 0; i < 12; i++) {
55572bd83cdSShengzhou Liu 			p += i + (i > 5 ? 11 : 0);
55672bd83cdSShengzhou Liu 			out_be32(p, 0x2);
55772bd83cdSShengzhou Liu 		}
55872bd83cdSShengzhou Liu 		p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
55972bd83cdSShengzhou Liu 		out_be32(p, 0x34);
56072bd83cdSShengzhou Liu 	}
56172bd83cdSShengzhou Liu #endif
56272bd83cdSShengzhou Liu 
563a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
564a09b9b68SKumar Gala 	srio_init();
565c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
566ff65f126SLiu Gang 	char *s = getenv("bootmaster");
567ff65f126SLiu Gang 	if (s) {
568ff65f126SLiu Gang 		if (!strcmp(s, "SRIO1")) {
569ff65f126SLiu Gang 			srio_boot_master(1);
570ff65f126SLiu Gang 			srio_boot_master_release_slave(1);
571ff65f126SLiu Gang 		}
572ff65f126SLiu Gang 		if (!strcmp(s, "SRIO2")) {
573ff65f126SLiu Gang 			srio_boot_master(2);
574ff65f126SLiu Gang 			srio_boot_master_release_slave(2);
575ff65f126SLiu Gang 		}
576ff65f126SLiu Gang 	}
5775ffa88ecSLiu Gang #endif
578a09b9b68SKumar Gala #endif
579a09b9b68SKumar Gala 
580a47a12beSStefan Roese #if defined(CONFIG_MP)
581a47a12beSStefan Roese 	setup_mp();
582a47a12beSStefan Roese #endif
5833f0202edSLan Chunhe 
5844e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
585ae026ffdSRoy Zang 	{
5864e0be34aSZang Roy-R61911 		if (SVR_MAJ(svr) < 3) {
587ae026ffdSRoy Zang 			void *p;
588ae026ffdSRoy Zang 			p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
589ae026ffdSRoy Zang 			setbits_be32(p, 1 << (31 - 14));
590ae026ffdSRoy Zang 		}
5914e0be34aSZang Roy-R61911 	}
592ae026ffdSRoy Zang #endif
593ae026ffdSRoy Zang 
5943f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
5953f0202edSLan Chunhe 	/*
5963f0202edSLan Chunhe 	 * Modify the CLKDIV field of LCRR register to improve the writing
5973f0202edSLan Chunhe 	 * speed for NOR flash.
5983f0202edSLan Chunhe 	 */
5993f0202edSLan Chunhe 	clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
6003f0202edSLan Chunhe 	__raw_readl(&lbc->lcrr);
6013f0202edSLan Chunhe 	isync();
6022b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
6032b3a1cddSKumar Gala 	udelay(100);
6042b3a1cddSKumar Gala #endif
6053f0202edSLan Chunhe #endif
6063f0202edSLan Chunhe 
60786221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
60886221f09SRoy Zang 	{
609*9dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy1 =
61086221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
61186221f09SRoy Zang 		out_be32(&usb_phy1->usb_enable_override,
61286221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
61386221f09SRoy Zang 	}
61486221f09SRoy Zang #endif
61586221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
61686221f09SRoy Zang 	{
617*9dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy2 =
61886221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
61986221f09SRoy Zang 		out_be32(&usb_phy2->usb_enable_override,
62086221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
62186221f09SRoy Zang 	}
62286221f09SRoy Zang #endif
62386221f09SRoy Zang 
62499d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14
62599d7b0a4SXulei 	/* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
62699d7b0a4SXulei 	 * multi-bit ECC errors which has impact on performance, so software
62799d7b0a4SXulei 	 * should disable all ECC reporting from USB1 and USB2.
62899d7b0a4SXulei 	 */
62999d7b0a4SXulei 	if (IS_SVR_REV(get_svr(), 1, 0)) {
63099d7b0a4SXulei 		struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
63199d7b0a4SXulei 			(CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
63299d7b0a4SXulei 		setbits_be32(&dcfg->ecccr1,
63399d7b0a4SXulei 				(DCSR_DCFG_ECC_DISABLE_USB1 |
63499d7b0a4SXulei 				 DCSR_DCFG_ECC_DISABLE_USB2));
63599d7b0a4SXulei 	}
63699d7b0a4SXulei #endif
63799d7b0a4SXulei 
6383fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
639*9dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy =
6403fa75c87SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
6413fa75c87SRoy Zang 		setbits_be32(&usb_phy->pllprg[1],
6423fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
6433fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
6443fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
6453fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
6463fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.ctrl,
6473fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
6483fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.drvvbuscfg,
6493fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
6503fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.pwrfltcfg,
6513fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
6523fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.ctrl,
6533fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
6543fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.drvvbuscfg,
6553fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
6563fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.pwrfltcfg,
6573fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
6583fa75c87SRoy Zang #endif
6593fa75c87SRoy Zang 
660c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET
661c916d7c9SKumar Gala 	fman_enet_init();
662c916d7c9SKumar Gala #endif
663c916d7c9SKumar Gala 
664fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
665fbc20aabSTimur Tabi 	/*
666fbc20aabSTimur Tabi 	 * For P1022/1013 Rev1.0 silicon, after power on SATA host
667fbc20aabSTimur Tabi 	 * controller is configured in legacy mode instead of the
668fbc20aabSTimur Tabi 	 * expected enterprise mode. Software needs to clear bit[28]
669fbc20aabSTimur Tabi 	 * of HControl register to change to enterprise mode from
670fbc20aabSTimur Tabi 	 * legacy mode.  We assume that the controller is offline.
671fbc20aabSTimur Tabi 	 */
672fbc20aabSTimur Tabi 	if (IS_SVR_REV(svr, 1, 0) &&
673fbc20aabSTimur Tabi 	    ((SVR_SOC_VER(svr) == SVR_P1022) ||
67448f6a5c3SYork Sun 	     (SVR_SOC_VER(svr) == SVR_P1013))) {
675fbc20aabSTimur Tabi 		fsl_sata_reg_t *reg;
676fbc20aabSTimur Tabi 
677fbc20aabSTimur Tabi 		/* first SATA controller */
678fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
679fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
680fbc20aabSTimur Tabi 
681fbc20aabSTimur Tabi 		/* second SATA controller */
682fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
683fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
684fbc20aabSTimur Tabi 	}
685fbc20aabSTimur Tabi #endif
686fbc20aabSTimur Tabi 
687fbc20aabSTimur Tabi 
688a47a12beSStefan Roese 	return 0;
689a47a12beSStefan Roese }
690a47a12beSStefan Roese 
691a47a12beSStefan Roese extern void setup_ivors(void);
692a47a12beSStefan Roese 
693a47a12beSStefan Roese void arch_preboot_os(void)
694a47a12beSStefan Roese {
695a47a12beSStefan Roese 	u32 msr;
696a47a12beSStefan Roese 
697a47a12beSStefan Roese 	/*
698a47a12beSStefan Roese 	 * We are changing interrupt offsets and are about to boot the OS so
699a47a12beSStefan Roese 	 * we need to make sure we disable all async interrupts. EE is already
700a47a12beSStefan Roese 	 * disabled by the time we get called.
701a47a12beSStefan Roese 	 */
702a47a12beSStefan Roese 	msr = mfmsr();
7035344f7a2SPrabhakar Kushwaha 	msr &= ~(MSR_ME|MSR_CE);
704a47a12beSStefan Roese 	mtmsr(msr);
705a47a12beSStefan Roese 
706a47a12beSStefan Roese 	setup_ivors();
707a47a12beSStefan Roese }
708f54fe87aSKumar Gala 
709f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
710f54fe87aSKumar Gala int sata_initialize(void)
711f54fe87aSKumar Gala {
712f54fe87aSKumar Gala 	if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
713f54fe87aSKumar Gala 		return __sata_initialize();
714f54fe87aSKumar Gala 
715f54fe87aSKumar Gala 	return 1;
716f54fe87aSKumar Gala }
717f54fe87aSKumar Gala #endif
718f9a33f1cSKumar Gala 
719f9a33f1cSKumar Gala void cpu_secondary_init_r(void)
720f9a33f1cSKumar Gala {
721f9a33f1cSKumar Gala #ifdef CONFIG_QE
722f9a33f1cSKumar Gala 	uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
723f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
724a7b1e1b7SHaiying Wang 	int ret;
725f2717b47STimur Tabi 	size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
726a7b1e1b7SHaiying Wang 
727a7b1e1b7SHaiying Wang 	/* load QE firmware from NAND flash to DDR first */
728f2717b47STimur Tabi 	ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
729f2717b47STimur Tabi 			&fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR);
730a7b1e1b7SHaiying Wang 
731a7b1e1b7SHaiying Wang 	if (ret && ret == -EUCLEAN) {
732a7b1e1b7SHaiying Wang 		printf ("NAND read for QE firmware at offset %x failed %d\n",
733f2717b47STimur Tabi 				CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
734a7b1e1b7SHaiying Wang 	}
735a7b1e1b7SHaiying Wang #endif
736f9a33f1cSKumar Gala 	qe_init(qe_base);
737f9a33f1cSKumar Gala 	qe_reset();
738f9a33f1cSKumar Gala #endif
739f9a33f1cSKumar Gala }
740