xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init.c (revision 86221f09fb99d37ce5bfceb3ac66ca78f034cb71)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2003 Motorola Inc.
5a47a12beSStefan Roese  * Modified by Xianghua Xiao, X.Xiao@motorola.com
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * (C) Copyright 2000
8a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
11a47a12beSStefan Roese  * project.
12a47a12beSStefan Roese  *
13a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
14a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
15a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
16a47a12beSStefan Roese  * the License, or (at your option) any later version.
17a47a12beSStefan Roese  *
18a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
19a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21a47a12beSStefan Roese  * GNU General Public License for more details.
22a47a12beSStefan Roese  *
23a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
24a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
25a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26a47a12beSStefan Roese  * MA 02111-1307 USA
27a47a12beSStefan Roese  */
28a47a12beSStefan Roese 
29a47a12beSStefan Roese #include <common.h>
30a47a12beSStefan Roese #include <watchdog.h>
31a47a12beSStefan Roese #include <asm/processor.h>
32a47a12beSStefan Roese #include <ioports.h>
33f54fe87aSKumar Gala #include <sata.h>
34a47a12beSStefan Roese #include <asm/io.h>
35fd3c9befSKumar Gala #include <asm/cache.h>
36a47a12beSStefan Roese #include <asm/mmu.h>
37a47a12beSStefan Roese #include <asm/fsl_law.h>
38f54fe87aSKumar Gala #include <asm/fsl_serdes.h>
39a47a12beSStefan Roese #include "mp.h"
40a7b1e1b7SHaiying Wang #ifdef CONFIG_SYS_QE_FW_IN_NAND
41a7b1e1b7SHaiying Wang #include <nand.h>
42a7b1e1b7SHaiying Wang #include <errno.h>
43a7b1e1b7SHaiying Wang #endif
44a47a12beSStefan Roese 
45a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
46a47a12beSStefan Roese 
47a09b9b68SKumar Gala extern void srio_init(void);
48a09b9b68SKumar Gala 
49a47a12beSStefan Roese #ifdef CONFIG_QE
50a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[];
51a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir,
52a47a12beSStefan Roese 				int open_drain, int assign);
53a47a12beSStefan Roese extern void qe_init(uint qe_base);
54a47a12beSStefan Roese extern void qe_reset(void);
55a47a12beSStefan Roese 
56a47a12beSStefan Roese static void config_qe_ioports(void)
57a47a12beSStefan Roese {
58a47a12beSStefan Roese 	u8      port, pin;
59a47a12beSStefan Roese 	int     dir, open_drain, assign;
60a47a12beSStefan Roese 	int     i;
61a47a12beSStefan Roese 
62a47a12beSStefan Roese 	for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
63a47a12beSStefan Roese 		port		= qe_iop_conf_tab[i].port;
64a47a12beSStefan Roese 		pin		= qe_iop_conf_tab[i].pin;
65a47a12beSStefan Roese 		dir		= qe_iop_conf_tab[i].dir;
66a47a12beSStefan Roese 		open_drain	= qe_iop_conf_tab[i].open_drain;
67a47a12beSStefan Roese 		assign		= qe_iop_conf_tab[i].assign;
68a47a12beSStefan Roese 		qe_config_iopin(port, pin, dir, open_drain, assign);
69a47a12beSStefan Roese 	}
70a47a12beSStefan Roese }
71a47a12beSStefan Roese #endif
72a47a12beSStefan Roese 
73a47a12beSStefan Roese #ifdef CONFIG_CPM2
74a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm)
75a47a12beSStefan Roese {
76a47a12beSStefan Roese 	int portnum;
77a47a12beSStefan Roese 
78a47a12beSStefan Roese 	for (portnum = 0; portnum < 4; portnum++) {
79a47a12beSStefan Roese 		uint pmsk = 0,
80a47a12beSStefan Roese 		     ppar = 0,
81a47a12beSStefan Roese 		     psor = 0,
82a47a12beSStefan Roese 		     pdir = 0,
83a47a12beSStefan Roese 		     podr = 0,
84a47a12beSStefan Roese 		     pdat = 0;
85a47a12beSStefan Roese 		iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
86a47a12beSStefan Roese 		iop_conf_t *eiopc = iopc + 32;
87a47a12beSStefan Roese 		uint msk = 1;
88a47a12beSStefan Roese 
89a47a12beSStefan Roese 		/*
90a47a12beSStefan Roese 		 * NOTE:
91a47a12beSStefan Roese 		 * index 0 refers to pin 31,
92a47a12beSStefan Roese 		 * index 31 refers to pin 0
93a47a12beSStefan Roese 		 */
94a47a12beSStefan Roese 		while (iopc < eiopc) {
95a47a12beSStefan Roese 			if (iopc->conf) {
96a47a12beSStefan Roese 				pmsk |= msk;
97a47a12beSStefan Roese 				if (iopc->ppar)
98a47a12beSStefan Roese 					ppar |= msk;
99a47a12beSStefan Roese 				if (iopc->psor)
100a47a12beSStefan Roese 					psor |= msk;
101a47a12beSStefan Roese 				if (iopc->pdir)
102a47a12beSStefan Roese 					pdir |= msk;
103a47a12beSStefan Roese 				if (iopc->podr)
104a47a12beSStefan Roese 					podr |= msk;
105a47a12beSStefan Roese 				if (iopc->pdat)
106a47a12beSStefan Roese 					pdat |= msk;
107a47a12beSStefan Roese 			}
108a47a12beSStefan Roese 
109a47a12beSStefan Roese 			msk <<= 1;
110a47a12beSStefan Roese 			iopc++;
111a47a12beSStefan Roese 		}
112a47a12beSStefan Roese 
113a47a12beSStefan Roese 		if (pmsk != 0) {
114a47a12beSStefan Roese 			volatile ioport_t *iop = ioport_addr (cpm, portnum);
115a47a12beSStefan Roese 			uint tpmsk = ~pmsk;
116a47a12beSStefan Roese 
117a47a12beSStefan Roese 			/*
118a47a12beSStefan Roese 			 * the (somewhat confused) paragraph at the
119a47a12beSStefan Roese 			 * bottom of page 35-5 warns that there might
120a47a12beSStefan Roese 			 * be "unknown behaviour" when programming
121a47a12beSStefan Roese 			 * PSORx and PDIRx, if PPARx = 1, so I
122a47a12beSStefan Roese 			 * decided this meant I had to disable the
123a47a12beSStefan Roese 			 * dedicated function first, and enable it
124a47a12beSStefan Roese 			 * last.
125a47a12beSStefan Roese 			 */
126a47a12beSStefan Roese 			iop->ppar &= tpmsk;
127a47a12beSStefan Roese 			iop->psor = (iop->psor & tpmsk) | psor;
128a47a12beSStefan Roese 			iop->podr = (iop->podr & tpmsk) | podr;
129a47a12beSStefan Roese 			iop->pdat = (iop->pdat & tpmsk) | pdat;
130a47a12beSStefan Roese 			iop->pdir = (iop->pdir & tpmsk) | pdir;
131a47a12beSStefan Roese 			iop->ppar |= ppar;
132a47a12beSStefan Roese 		}
133a47a12beSStefan Roese 	}
134a47a12beSStefan Roese }
135a47a12beSStefan Roese #endif
136a47a12beSStefan Roese 
1376aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1386aba33e9SKumar Gala static void enable_cpc(void)
1396aba33e9SKumar Gala {
1406aba33e9SKumar Gala 	int i;
1416aba33e9SKumar Gala 	u32 size = 0;
1426aba33e9SKumar Gala 
1436aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1446aba33e9SKumar Gala 
1456aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1466aba33e9SKumar Gala 		u32 cpccfg0 = in_be32(&cpc->cpccfg0);
1476aba33e9SKumar Gala 		size += CPC_CFG0_SZ_K(cpccfg0);
1482a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
1492a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
1502a9fab82SShaohui Xie 			/* find and disable LAW of SRAM */
1512a9fab82SShaohui Xie 			struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
1522a9fab82SShaohui Xie 
1532a9fab82SShaohui Xie 			if (law.index == -1) {
1542a9fab82SShaohui Xie 				printf("\nFatal error happened\n");
1552a9fab82SShaohui Xie 				return;
1562a9fab82SShaohui Xie 			}
1572a9fab82SShaohui Xie 			disable_law(law.index);
1582a9fab82SShaohui Xie 
1592a9fab82SShaohui Xie 			clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
1602a9fab82SShaohui Xie 			out_be32(&cpc->cpccsr0, 0);
1612a9fab82SShaohui Xie 			out_be32(&cpc->cpcsrcr0, 0);
1622a9fab82SShaohui Xie 		}
1632a9fab82SShaohui Xie #endif
1646aba33e9SKumar Gala 
1651d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
1661d2c2a62SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
1671d2c2a62SKumar Gala #endif
168868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
169868da593SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
170868da593SKumar Gala #endif
1711d2c2a62SKumar Gala 
1726aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
1736aba33e9SKumar Gala 		/* Read back to sync write */
1746aba33e9SKumar Gala 		in_be32(&cpc->cpccsr0);
1756aba33e9SKumar Gala 
1766aba33e9SKumar Gala 	}
1776aba33e9SKumar Gala 
1786aba33e9SKumar Gala 	printf("Corenet Platform Cache: %d KB enabled\n", size);
1796aba33e9SKumar Gala }
1806aba33e9SKumar Gala 
1816aba33e9SKumar Gala void invalidate_cpc(void)
1826aba33e9SKumar Gala {
1836aba33e9SKumar Gala 	int i;
1846aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
1856aba33e9SKumar Gala 
1866aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
1872a9fab82SShaohui Xie 		/* skip CPC when it used as all SRAM */
1882a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
1892a9fab82SShaohui Xie 			continue;
1906aba33e9SKumar Gala 		/* Flash invalidate the CPC and clear all the locks */
1916aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
1926aba33e9SKumar Gala 		while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
1936aba33e9SKumar Gala 			;
1946aba33e9SKumar Gala 	}
1956aba33e9SKumar Gala }
1966aba33e9SKumar Gala #else
1976aba33e9SKumar Gala #define enable_cpc()
1986aba33e9SKumar Gala #define invalidate_cpc()
1996aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */
2006aba33e9SKumar Gala 
201a47a12beSStefan Roese /*
202a47a12beSStefan Roese  * Breathe some life into the CPU...
203a47a12beSStefan Roese  *
204a47a12beSStefan Roese  * Set up the memory map
205a47a12beSStefan Roese  * initialize a bunch of registers
206a47a12beSStefan Roese  */
207a47a12beSStefan Roese 
208a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
209a47a12beSStefan Roese static void corenet_tb_init(void)
210a47a12beSStefan Roese {
211a47a12beSStefan Roese 	volatile ccsr_rcpm_t *rcpm =
212a47a12beSStefan Roese 		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
213a47a12beSStefan Roese 	volatile ccsr_pic_t *pic =
214680c613aSKim Phillips 		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
215a47a12beSStefan Roese 	u32 whoami = in_be32(&pic->whoami);
216a47a12beSStefan Roese 
217a47a12beSStefan Roese 	/* Enable the timebase register for this core */
218a47a12beSStefan Roese 	out_be32(&rcpm->ctbenrl, (1 << whoami));
219a47a12beSStefan Roese }
220a47a12beSStefan Roese #endif
221a47a12beSStefan Roese 
222a47a12beSStefan Roese void cpu_init_f (void)
223a47a12beSStefan Roese {
224a47a12beSStefan Roese 	extern void m8560_cpm_reset (void);
225a47a12beSStefan Roese #ifdef CONFIG_MPC8548
226a47a12beSStefan Roese 	ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
227a47a12beSStefan Roese 	uint svr = get_svr();
228a47a12beSStefan Roese 
229a47a12beSStefan Roese 	/*
230a47a12beSStefan Roese 	 * CPU2 errata workaround: A core hang possible while executing
231a47a12beSStefan Roese 	 * a msync instruction and a snoopable transaction from an I/O
232a47a12beSStefan Roese 	 * master tagged to make quick forward progress is present.
233a47a12beSStefan Roese 	 * Fixed in silicon rev 2.1.
234a47a12beSStefan Roese 	 */
235a47a12beSStefan Roese 	if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
236a47a12beSStefan Roese 		out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
237a47a12beSStefan Roese #endif
238a47a12beSStefan Roese 
239a47a12beSStefan Roese 	disable_tlb(14);
240a47a12beSStefan Roese 	disable_tlb(15);
241a47a12beSStefan Roese 
242a47a12beSStefan Roese #ifdef CONFIG_CPM2
243a47a12beSStefan Roese 	config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
244a47a12beSStefan Roese #endif
245a47a12beSStefan Roese 
246f51cdaf1SBecky Bruce        init_early_memctl_regs();
247a47a12beSStefan Roese 
248a47a12beSStefan Roese #if defined(CONFIG_CPM2)
249a47a12beSStefan Roese 	m8560_cpm_reset();
250a47a12beSStefan Roese #endif
251a47a12beSStefan Roese #ifdef CONFIG_QE
252a47a12beSStefan Roese 	/* Config QE ioports */
253a47a12beSStefan Roese 	config_qe_ioports();
254a47a12beSStefan Roese #endif
255a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA)
256a47a12beSStefan Roese 	dma_init();
257a47a12beSStefan Roese #endif
258a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
259a47a12beSStefan Roese 	corenet_tb_init();
260a47a12beSStefan Roese #endif
261a47a12beSStefan Roese 	init_used_tlb_cams();
2626aba33e9SKumar Gala 
2636aba33e9SKumar Gala 	/* Invalidate the CPC before DDR gets enabled */
2646aba33e9SKumar Gala 	invalidate_cpc();
265a47a12beSStefan Roese }
266a47a12beSStefan Roese 
26735079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */
26835079aa9SKumar Gala static void __fsl_serdes__init(void)
26935079aa9SKumar Gala {
27035079aa9SKumar Gala 	return ;
27135079aa9SKumar Gala }
27235079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
273a47a12beSStefan Roese 
274a47a12beSStefan Roese /*
275a47a12beSStefan Roese  * Initialize L2 as cache.
276a47a12beSStefan Roese  *
277a47a12beSStefan Roese  * The newer 8548, etc, parts have twice as much cache, but
278a47a12beSStefan Roese  * use the same bit-encoding as the older 8555, etc, parts.
279a47a12beSStefan Roese  *
280a47a12beSStefan Roese  */
281a47a12beSStefan Roese int cpu_init_r(void)
282a47a12beSStefan Roese {
2833f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
284f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
2853f0202edSLan Chunhe #endif
2863f0202edSLan Chunhe 
287fd3c9befSKumar Gala #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
288fd3c9befSKumar Gala 	flush_dcache();
289fd3c9befSKumar Gala 	mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
290fd3c9befSKumar Gala 	sync();
291fd3c9befSKumar Gala #endif
292fd3c9befSKumar Gala 
293a47a12beSStefan Roese 	puts ("L2:    ");
294a47a12beSStefan Roese 
295a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
296a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
297a47a12beSStefan Roese 	volatile uint cache_ctl;
298a47a12beSStefan Roese 	uint svr, ver;
299a47a12beSStefan Roese 	uint l2srbar;
300a47a12beSStefan Roese 	u32 l2siz_field;
301a47a12beSStefan Roese 
302a47a12beSStefan Roese 	svr = get_svr();
303a47a12beSStefan Roese 	ver = SVR_SOC_VER(svr);
304a47a12beSStefan Roese 
305a47a12beSStefan Roese 	asm("msync;isync");
306a47a12beSStefan Roese 	cache_ctl = l2cache->l2ctl;
307a47a12beSStefan Roese 
308a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
309a47a12beSStefan Roese 	if (cache_ctl & MPC85xx_L2CTL_L2E) {
310a47a12beSStefan Roese 		/* Clear L2 SRAM memory-mapped base address */
311a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar0, 0x0);
312a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar1, 0x0);
313a47a12beSStefan Roese 
314a47a12beSStefan Roese 		/* set MBECCDIS=0, SBECCDIS=0 */
315a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2errdis,
316a47a12beSStefan Roese 				(MPC85xx_L2ERRDIS_MBECC |
317a47a12beSStefan Roese 				 MPC85xx_L2ERRDIS_SBECC));
318a47a12beSStefan Roese 
319a47a12beSStefan Roese 		/* set L2E=0, L2SRAM=0 */
320a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2ctl,
321a47a12beSStefan Roese 				(MPC85xx_L2CTL_L2E |
322a47a12beSStefan Roese 				 MPC85xx_L2CTL_L2SRAM_ENTIRE));
323a47a12beSStefan Roese 	}
324a47a12beSStefan Roese #endif
325a47a12beSStefan Roese 
326a47a12beSStefan Roese 	l2siz_field = (cache_ctl >> 28) & 0x3;
327a47a12beSStefan Roese 
328a47a12beSStefan Roese 	switch (l2siz_field) {
329a47a12beSStefan Roese 	case 0x0:
330a47a12beSStefan Roese 		printf(" unknown size (0x%08x)\n", cache_ctl);
331a47a12beSStefan Roese 		return -1;
332a47a12beSStefan Roese 		break;
333a47a12beSStefan Roese 	case 0x1:
334a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
335a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
336a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E) {
337a47a12beSStefan Roese 			puts("128 KB ");
338a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
339a47a12beSStefan Roese 			cache_ctl = 0xc4000000;
340a47a12beSStefan Roese 		} else {
341a47a12beSStefan Roese 			puts("256 KB ");
342a47a12beSStefan Roese 			cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
343a47a12beSStefan Roese 		}
344a47a12beSStefan Roese 		break;
345a47a12beSStefan Roese 	case 0x2:
346a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
347a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
348a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E) {
349a47a12beSStefan Roese 			puts("256 KB ");
350a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
351a47a12beSStefan Roese 			cache_ctl = 0xc8000000;
352a47a12beSStefan Roese 		} else {
353a47a12beSStefan Roese 			puts ("512 KB ");
354a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2SRAM=0 */
355a47a12beSStefan Roese 			cache_ctl = 0xc0000000;
356a47a12beSStefan Roese 		}
357a47a12beSStefan Roese 		break;
358a47a12beSStefan Roese 	case 0x3:
359a47a12beSStefan Roese 		puts("1024 KB ");
360a47a12beSStefan Roese 		/* set L2E=1, L2I=1, & L2SRAM=0 */
361a47a12beSStefan Roese 		cache_ctl = 0xc0000000;
362a47a12beSStefan Roese 		break;
363a47a12beSStefan Roese 	}
364a47a12beSStefan Roese 
365a47a12beSStefan Roese 	if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
366a47a12beSStefan Roese 		puts("already enabled");
367a47a12beSStefan Roese 		l2srbar = l2cache->l2srbar0;
368888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
369a47a12beSStefan Roese 		if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
370a47a12beSStefan Roese 				&& l2srbar >= CONFIG_SYS_FLASH_BASE) {
371a47a12beSStefan Roese 			l2srbar = CONFIG_SYS_INIT_L2_ADDR;
372a47a12beSStefan Roese 			l2cache->l2srbar0 = l2srbar;
373a47a12beSStefan Roese 			printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
374a47a12beSStefan Roese 		}
375a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */
376a47a12beSStefan Roese 		puts("\n");
377a47a12beSStefan Roese 	} else {
378a47a12beSStefan Roese 		asm("msync;isync");
379a47a12beSStefan Roese 		l2cache->l2ctl = cache_ctl; /* invalidate & enable */
380a47a12beSStefan Roese 		asm("msync;isync");
381a47a12beSStefan Roese 		puts("enabled\n");
382a47a12beSStefan Roese 	}
383a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
384a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
385a47a12beSStefan Roese 
386a47a12beSStefan Roese 	/* invalidate the L2 cache */
387a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
388a47a12beSStefan Roese 	while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
389a47a12beSStefan Roese 		;
390a47a12beSStefan Roese 
391a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
392a47a12beSStefan Roese 	/* set stash id to (coreID) * 2 + 32 + L2 (1) */
393a47a12beSStefan Roese 	mtspr(SPRN_L2CSR1, (32 + 1));
394a47a12beSStefan Roese #endif
395a47a12beSStefan Roese 
396a47a12beSStefan Roese 	/* enable the cache */
397a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
398a47a12beSStefan Roese 
399a47a12beSStefan Roese 	if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
400a47a12beSStefan Roese 		while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
401a47a12beSStefan Roese 			;
402a47a12beSStefan Roese 		printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
403a47a12beSStefan Roese 	}
404a47a12beSStefan Roese #else
405a47a12beSStefan Roese 	puts("disabled\n");
406a47a12beSStefan Roese #endif
4076aba33e9SKumar Gala 
4086aba33e9SKumar Gala 	enable_cpc();
4096aba33e9SKumar Gala 
410af025065SKumar Gala 	/* needs to be in ram since code uses global static vars */
411af025065SKumar Gala 	fsl_serdes_init();
412af025065SKumar Gala 
413a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
414a09b9b68SKumar Gala 	srio_init();
415a09b9b68SKumar Gala #endif
416a09b9b68SKumar Gala 
417a47a12beSStefan Roese #if defined(CONFIG_MP)
418a47a12beSStefan Roese 	setup_mp();
419a47a12beSStefan Roese #endif
4203f0202edSLan Chunhe 
421ae026ffdSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
422ae026ffdSRoy Zang 	{
423ae026ffdSRoy Zang 		void *p;
424ae026ffdSRoy Zang 		p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
425ae026ffdSRoy Zang 		setbits_be32(p, 1 << (31 - 14));
426ae026ffdSRoy Zang 	}
427ae026ffdSRoy Zang #endif
428ae026ffdSRoy Zang 
4293f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
4303f0202edSLan Chunhe 	/*
4313f0202edSLan Chunhe 	 * Modify the CLKDIV field of LCRR register to improve the writing
4323f0202edSLan Chunhe 	 * speed for NOR flash.
4333f0202edSLan Chunhe 	 */
4343f0202edSLan Chunhe 	clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
4353f0202edSLan Chunhe 	__raw_readl(&lbc->lcrr);
4363f0202edSLan Chunhe 	isync();
4373f0202edSLan Chunhe #endif
4383f0202edSLan Chunhe 
439*86221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
440*86221f09SRoy Zang 	{
441*86221f09SRoy Zang 		ccsr_usb_phy_t *usb_phy1 =
442*86221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
443*86221f09SRoy Zang 		out_be32(&usb_phy1->usb_enable_override,
444*86221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
445*86221f09SRoy Zang 	}
446*86221f09SRoy Zang #endif
447*86221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
448*86221f09SRoy Zang 	{
449*86221f09SRoy Zang 		ccsr_usb_phy_t *usb_phy2 =
450*86221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
451*86221f09SRoy Zang 		out_be32(&usb_phy2->usb_enable_override,
452*86221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
453*86221f09SRoy Zang 	}
454*86221f09SRoy Zang #endif
455*86221f09SRoy Zang 
456a47a12beSStefan Roese 	return 0;
457a47a12beSStefan Roese }
458a47a12beSStefan Roese 
459a47a12beSStefan Roese extern void setup_ivors(void);
460a47a12beSStefan Roese 
461a47a12beSStefan Roese void arch_preboot_os(void)
462a47a12beSStefan Roese {
463a47a12beSStefan Roese 	u32 msr;
464a47a12beSStefan Roese 
465a47a12beSStefan Roese 	/*
466a47a12beSStefan Roese 	 * We are changing interrupt offsets and are about to boot the OS so
467a47a12beSStefan Roese 	 * we need to make sure we disable all async interrupts. EE is already
468a47a12beSStefan Roese 	 * disabled by the time we get called.
469a47a12beSStefan Roese 	 */
470a47a12beSStefan Roese 	msr = mfmsr();
471a47a12beSStefan Roese 	msr &= ~(MSR_ME|MSR_CE|MSR_DE);
472a47a12beSStefan Roese 	mtmsr(msr);
473a47a12beSStefan Roese 
474a47a12beSStefan Roese 	setup_ivors();
475a47a12beSStefan Roese }
476f54fe87aSKumar Gala 
477f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
478f54fe87aSKumar Gala int sata_initialize(void)
479f54fe87aSKumar Gala {
480f54fe87aSKumar Gala 	if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
481f54fe87aSKumar Gala 		return __sata_initialize();
482f54fe87aSKumar Gala 
483f54fe87aSKumar Gala 	return 1;
484f54fe87aSKumar Gala }
485f54fe87aSKumar Gala #endif
486f9a33f1cSKumar Gala 
487f9a33f1cSKumar Gala void cpu_secondary_init_r(void)
488f9a33f1cSKumar Gala {
489f9a33f1cSKumar Gala #ifdef CONFIG_QE
490f9a33f1cSKumar Gala 	uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
491a7b1e1b7SHaiying Wang #ifdef CONFIG_SYS_QE_FW_IN_NAND
492a7b1e1b7SHaiying Wang 	int ret;
493a7b1e1b7SHaiying Wang 	size_t fw_length = CONFIG_SYS_QE_FW_LENGTH;
494a7b1e1b7SHaiying Wang 
495a7b1e1b7SHaiying Wang 	/* load QE firmware from NAND flash to DDR first */
496a7b1e1b7SHaiying Wang 	ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FW_IN_NAND,
497a7b1e1b7SHaiying Wang 			&fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
498a7b1e1b7SHaiying Wang 
499a7b1e1b7SHaiying Wang 	if (ret && ret == -EUCLEAN) {
500a7b1e1b7SHaiying Wang 		printf ("NAND read for QE firmware at offset %x failed %d\n",
501a7b1e1b7SHaiying Wang 				CONFIG_SYS_QE_FW_IN_NAND, ret);
502a7b1e1b7SHaiying Wang 	}
503a7b1e1b7SHaiying Wang #endif
504f9a33f1cSKumar Gala 	qe_init(qe_base);
505f9a33f1cSKumar Gala 	qe_reset();
506f9a33f1cSKumar Gala #endif
507f9a33f1cSKumar Gala }
508