1a47a12beSStefan Roese /* 2f54fe87aSKumar Gala * Copyright 2007-2010 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 10a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 11a47a12beSStefan Roese * project. 12a47a12beSStefan Roese * 13a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 14a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 15a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 16a47a12beSStefan Roese * the License, or (at your option) any later version. 17a47a12beSStefan Roese * 18a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 19a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 20a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21a47a12beSStefan Roese * GNU General Public License for more details. 22a47a12beSStefan Roese * 23a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 24a47a12beSStefan Roese * along with this program; if not, write to the Free Software 25a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26a47a12beSStefan Roese * MA 02111-1307 USA 27a47a12beSStefan Roese */ 28a47a12beSStefan Roese 29a47a12beSStefan Roese #include <common.h> 30a47a12beSStefan Roese #include <watchdog.h> 31a47a12beSStefan Roese #include <asm/processor.h> 32a47a12beSStefan Roese #include <ioports.h> 33f54fe87aSKumar Gala #include <sata.h> 34a47a12beSStefan Roese #include <asm/io.h> 35a47a12beSStefan Roese #include <asm/mmu.h> 36a47a12beSStefan Roese #include <asm/fsl_law.h> 37f54fe87aSKumar Gala #include <asm/fsl_serdes.h> 38a47a12beSStefan Roese #include "mp.h" 39a47a12beSStefan Roese 40a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 41a47a12beSStefan Roese 42a47a12beSStefan Roese #ifdef CONFIG_QE 43a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 44a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 45a47a12beSStefan Roese int open_drain, int assign); 46a47a12beSStefan Roese extern void qe_init(uint qe_base); 47a47a12beSStefan Roese extern void qe_reset(void); 48a47a12beSStefan Roese 49a47a12beSStefan Roese static void config_qe_ioports(void) 50a47a12beSStefan Roese { 51a47a12beSStefan Roese u8 port, pin; 52a47a12beSStefan Roese int dir, open_drain, assign; 53a47a12beSStefan Roese int i; 54a47a12beSStefan Roese 55a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 56a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 57a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 58a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 59a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 60a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 61a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 62a47a12beSStefan Roese } 63a47a12beSStefan Roese } 64a47a12beSStefan Roese #endif 65a47a12beSStefan Roese 66a47a12beSStefan Roese #ifdef CONFIG_CPM2 67a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 68a47a12beSStefan Roese { 69a47a12beSStefan Roese int portnum; 70a47a12beSStefan Roese 71a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 72a47a12beSStefan Roese uint pmsk = 0, 73a47a12beSStefan Roese ppar = 0, 74a47a12beSStefan Roese psor = 0, 75a47a12beSStefan Roese pdir = 0, 76a47a12beSStefan Roese podr = 0, 77a47a12beSStefan Roese pdat = 0; 78a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 79a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 80a47a12beSStefan Roese uint msk = 1; 81a47a12beSStefan Roese 82a47a12beSStefan Roese /* 83a47a12beSStefan Roese * NOTE: 84a47a12beSStefan Roese * index 0 refers to pin 31, 85a47a12beSStefan Roese * index 31 refers to pin 0 86a47a12beSStefan Roese */ 87a47a12beSStefan Roese while (iopc < eiopc) { 88a47a12beSStefan Roese if (iopc->conf) { 89a47a12beSStefan Roese pmsk |= msk; 90a47a12beSStefan Roese if (iopc->ppar) 91a47a12beSStefan Roese ppar |= msk; 92a47a12beSStefan Roese if (iopc->psor) 93a47a12beSStefan Roese psor |= msk; 94a47a12beSStefan Roese if (iopc->pdir) 95a47a12beSStefan Roese pdir |= msk; 96a47a12beSStefan Roese if (iopc->podr) 97a47a12beSStefan Roese podr |= msk; 98a47a12beSStefan Roese if (iopc->pdat) 99a47a12beSStefan Roese pdat |= msk; 100a47a12beSStefan Roese } 101a47a12beSStefan Roese 102a47a12beSStefan Roese msk <<= 1; 103a47a12beSStefan Roese iopc++; 104a47a12beSStefan Roese } 105a47a12beSStefan Roese 106a47a12beSStefan Roese if (pmsk != 0) { 107a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 108a47a12beSStefan Roese uint tpmsk = ~pmsk; 109a47a12beSStefan Roese 110a47a12beSStefan Roese /* 111a47a12beSStefan Roese * the (somewhat confused) paragraph at the 112a47a12beSStefan Roese * bottom of page 35-5 warns that there might 113a47a12beSStefan Roese * be "unknown behaviour" when programming 114a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 115a47a12beSStefan Roese * decided this meant I had to disable the 116a47a12beSStefan Roese * dedicated function first, and enable it 117a47a12beSStefan Roese * last. 118a47a12beSStefan Roese */ 119a47a12beSStefan Roese iop->ppar &= tpmsk; 120a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 121a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 122a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 123a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 124a47a12beSStefan Roese iop->ppar |= ppar; 125a47a12beSStefan Roese } 126a47a12beSStefan Roese } 127a47a12beSStefan Roese } 128a47a12beSStefan Roese #endif 129a47a12beSStefan Roese 130*6aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 131*6aba33e9SKumar Gala static void enable_cpc(void) 132*6aba33e9SKumar Gala { 133*6aba33e9SKumar Gala int i; 134*6aba33e9SKumar Gala u32 size = 0; 135*6aba33e9SKumar Gala 136*6aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 137*6aba33e9SKumar Gala 138*6aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 139*6aba33e9SKumar Gala u32 cpccfg0 = in_be32(&cpc->cpccfg0); 140*6aba33e9SKumar Gala size += CPC_CFG0_SZ_K(cpccfg0); 141*6aba33e9SKumar Gala 142*6aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); 143*6aba33e9SKumar Gala /* Read back to sync write */ 144*6aba33e9SKumar Gala in_be32(&cpc->cpccsr0); 145*6aba33e9SKumar Gala 146*6aba33e9SKumar Gala } 147*6aba33e9SKumar Gala 148*6aba33e9SKumar Gala printf("Corenet Platform Cache: %d KB enabled\n", size); 149*6aba33e9SKumar Gala } 150*6aba33e9SKumar Gala 151*6aba33e9SKumar Gala void invalidate_cpc(void) 152*6aba33e9SKumar Gala { 153*6aba33e9SKumar Gala int i; 154*6aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 155*6aba33e9SKumar Gala 156*6aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 157*6aba33e9SKumar Gala /* Flash invalidate the CPC and clear all the locks */ 158*6aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); 159*6aba33e9SKumar Gala while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) 160*6aba33e9SKumar Gala ; 161*6aba33e9SKumar Gala } 162*6aba33e9SKumar Gala } 163*6aba33e9SKumar Gala #else 164*6aba33e9SKumar Gala #define enable_cpc() 165*6aba33e9SKumar Gala #define invalidate_cpc() 166*6aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */ 167*6aba33e9SKumar Gala 168a47a12beSStefan Roese /* 169a47a12beSStefan Roese * Breathe some life into the CPU... 170a47a12beSStefan Roese * 171a47a12beSStefan Roese * Set up the memory map 172a47a12beSStefan Roese * initialize a bunch of registers 173a47a12beSStefan Roese */ 174a47a12beSStefan Roese 175a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 176a47a12beSStefan Roese static void corenet_tb_init(void) 177a47a12beSStefan Roese { 178a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 179a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 180a47a12beSStefan Roese volatile ccsr_pic_t *pic = 181a47a12beSStefan Roese (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); 182a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 183a47a12beSStefan Roese 184a47a12beSStefan Roese /* Enable the timebase register for this core */ 185a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 186a47a12beSStefan Roese } 187a47a12beSStefan Roese #endif 188a47a12beSStefan Roese 189a47a12beSStefan Roese void cpu_init_f (void) 190a47a12beSStefan Roese { 191a47a12beSStefan Roese extern void m8560_cpm_reset (void); 192a47a12beSStefan Roese #ifdef CONFIG_MPC8548 193a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 194a47a12beSStefan Roese uint svr = get_svr(); 195a47a12beSStefan Roese 196a47a12beSStefan Roese /* 197a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 198a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 199a47a12beSStefan Roese * master tagged to make quick forward progress is present. 200a47a12beSStefan Roese * Fixed in silicon rev 2.1. 201a47a12beSStefan Roese */ 202a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 203a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 204a47a12beSStefan Roese #endif 205a47a12beSStefan Roese 206a47a12beSStefan Roese disable_tlb(14); 207a47a12beSStefan Roese disable_tlb(15); 208a47a12beSStefan Roese 209a47a12beSStefan Roese #ifdef CONFIG_CPM2 210a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 211a47a12beSStefan Roese #endif 212a47a12beSStefan Roese 213f51cdaf1SBecky Bruce init_early_memctl_regs(); 214a47a12beSStefan Roese 215a47a12beSStefan Roese #if defined(CONFIG_CPM2) 216a47a12beSStefan Roese m8560_cpm_reset(); 217a47a12beSStefan Roese #endif 218a47a12beSStefan Roese #ifdef CONFIG_QE 219a47a12beSStefan Roese /* Config QE ioports */ 220a47a12beSStefan Roese config_qe_ioports(); 221a47a12beSStefan Roese #endif 222a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 223a47a12beSStefan Roese dma_init(); 224a47a12beSStefan Roese #endif 225a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 226a47a12beSStefan Roese corenet_tb_init(); 227a47a12beSStefan Roese #endif 228a47a12beSStefan Roese init_used_tlb_cams(); 229*6aba33e9SKumar Gala 230*6aba33e9SKumar Gala /* Invalidate the CPC before DDR gets enabled */ 231*6aba33e9SKumar Gala invalidate_cpc(); 232a47a12beSStefan Roese } 233a47a12beSStefan Roese 234a47a12beSStefan Roese 235a47a12beSStefan Roese /* 236a47a12beSStefan Roese * Initialize L2 as cache. 237a47a12beSStefan Roese * 238a47a12beSStefan Roese * The newer 8548, etc, parts have twice as much cache, but 239a47a12beSStefan Roese * use the same bit-encoding as the older 8555, etc, parts. 240a47a12beSStefan Roese * 241a47a12beSStefan Roese */ 242a47a12beSStefan Roese int cpu_init_r(void) 243a47a12beSStefan Roese { 2443f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 245f51cdaf1SBecky Bruce volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; 2463f0202edSLan Chunhe #endif 2473f0202edSLan Chunhe 248a47a12beSStefan Roese puts ("L2: "); 249a47a12beSStefan Roese 250a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 251a47a12beSStefan Roese volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; 252a47a12beSStefan Roese volatile uint cache_ctl; 253a47a12beSStefan Roese uint svr, ver; 254a47a12beSStefan Roese uint l2srbar; 255a47a12beSStefan Roese u32 l2siz_field; 256a47a12beSStefan Roese 257a47a12beSStefan Roese svr = get_svr(); 258a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 259a47a12beSStefan Roese 260a47a12beSStefan Roese asm("msync;isync"); 261a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 262a47a12beSStefan Roese 263a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 264a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 265a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 266a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 267a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 268a47a12beSStefan Roese 269a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 270a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 271a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 272a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 273a47a12beSStefan Roese 274a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 275a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 276a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 277a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 278a47a12beSStefan Roese } 279a47a12beSStefan Roese #endif 280a47a12beSStefan Roese 281a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 282a47a12beSStefan Roese 283a47a12beSStefan Roese switch (l2siz_field) { 284a47a12beSStefan Roese case 0x0: 285a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 286a47a12beSStefan Roese return -1; 287a47a12beSStefan Roese break; 288a47a12beSStefan Roese case 0x1: 289a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 290a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 291a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) { 292a47a12beSStefan Roese puts("128 KB "); 293a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */ 294a47a12beSStefan Roese cache_ctl = 0xc4000000; 295a47a12beSStefan Roese } else { 296a47a12beSStefan Roese puts("256 KB "); 297a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 298a47a12beSStefan Roese } 299a47a12beSStefan Roese break; 300a47a12beSStefan Roese case 0x2: 301a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 302a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 303a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) { 304a47a12beSStefan Roese puts("256 KB "); 305a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */ 306a47a12beSStefan Roese cache_ctl = 0xc8000000; 307a47a12beSStefan Roese } else { 308a47a12beSStefan Roese puts ("512 KB "); 309a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 310a47a12beSStefan Roese cache_ctl = 0xc0000000; 311a47a12beSStefan Roese } 312a47a12beSStefan Roese break; 313a47a12beSStefan Roese case 0x3: 314a47a12beSStefan Roese puts("1024 KB "); 315a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 316a47a12beSStefan Roese cache_ctl = 0xc0000000; 317a47a12beSStefan Roese break; 318a47a12beSStefan Roese } 319a47a12beSStefan Roese 320a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 321a47a12beSStefan Roese puts("already enabled"); 322a47a12beSStefan Roese l2srbar = l2cache->l2srbar0; 323a47a12beSStefan Roese #ifdef CONFIG_SYS_INIT_L2_ADDR 324a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 325a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 326a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 327a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 328a47a12beSStefan Roese printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 329a47a12beSStefan Roese } 330a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 331a47a12beSStefan Roese puts("\n"); 332a47a12beSStefan Roese } else { 333a47a12beSStefan Roese asm("msync;isync"); 334a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 335a47a12beSStefan Roese asm("msync;isync"); 336a47a12beSStefan Roese puts("enabled\n"); 337a47a12beSStefan Roese } 338a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 339a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 340a47a12beSStefan Roese 341a47a12beSStefan Roese /* invalidate the L2 cache */ 342a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 343a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 344a47a12beSStefan Roese ; 345a47a12beSStefan Roese 346a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 347a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 348a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 349a47a12beSStefan Roese #endif 350a47a12beSStefan Roese 351a47a12beSStefan Roese /* enable the cache */ 352a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 353a47a12beSStefan Roese 354a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 355a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 356a47a12beSStefan Roese ; 357a47a12beSStefan Roese printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64); 358a47a12beSStefan Roese } 359a47a12beSStefan Roese #else 360a47a12beSStefan Roese puts("disabled\n"); 361a47a12beSStefan Roese #endif 362*6aba33e9SKumar Gala 363*6aba33e9SKumar Gala enable_cpc(); 364*6aba33e9SKumar Gala 365a47a12beSStefan Roese #ifdef CONFIG_QE 366a47a12beSStefan Roese uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 367a47a12beSStefan Roese qe_init(qe_base); 368a47a12beSStefan Roese qe_reset(); 369a47a12beSStefan Roese #endif 370a47a12beSStefan Roese 371af025065SKumar Gala #if defined(CONFIG_SYS_HAS_SERDES) 372af025065SKumar Gala /* needs to be in ram since code uses global static vars */ 373af025065SKumar Gala fsl_serdes_init(); 374af025065SKumar Gala #endif 375af025065SKumar Gala 376a47a12beSStefan Roese #if defined(CONFIG_MP) 377a47a12beSStefan Roese setup_mp(); 378a47a12beSStefan Roese #endif 3793f0202edSLan Chunhe 3803f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 3813f0202edSLan Chunhe /* 3823f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 3833f0202edSLan Chunhe * speed for NOR flash. 3843f0202edSLan Chunhe */ 3853f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 3863f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 3873f0202edSLan Chunhe isync(); 3883f0202edSLan Chunhe #endif 3893f0202edSLan Chunhe 390a47a12beSStefan Roese return 0; 391a47a12beSStefan Roese } 392a47a12beSStefan Roese 393a47a12beSStefan Roese extern void setup_ivors(void); 394a47a12beSStefan Roese 395a47a12beSStefan Roese void arch_preboot_os(void) 396a47a12beSStefan Roese { 397a47a12beSStefan Roese u32 msr; 398a47a12beSStefan Roese 399a47a12beSStefan Roese /* 400a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 401a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 402a47a12beSStefan Roese * disabled by the time we get called. 403a47a12beSStefan Roese */ 404a47a12beSStefan Roese msr = mfmsr(); 405a47a12beSStefan Roese msr &= ~(MSR_ME|MSR_CE|MSR_DE); 406a47a12beSStefan Roese mtmsr(msr); 407a47a12beSStefan Roese 408a47a12beSStefan Roese setup_ivors(); 409a47a12beSStefan Roese } 410f54fe87aSKumar Gala 411f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA) 412f54fe87aSKumar Gala int sata_initialize(void) 413f54fe87aSKumar Gala { 414f54fe87aSKumar Gala if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2)) 415f54fe87aSKumar Gala return __sata_initialize(); 416f54fe87aSKumar Gala 417f54fe87aSKumar Gala return 1; 418f54fe87aSKumar Gala } 419f54fe87aSKumar Gala #endif 420