1a47a12beSStefan Roese /* 2a47a12beSStefan Roese * Copyright 2007-2009 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 10a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 11a47a12beSStefan Roese * project. 12a47a12beSStefan Roese * 13a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 14a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 15a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 16a47a12beSStefan Roese * the License, or (at your option) any later version. 17a47a12beSStefan Roese * 18a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 19a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 20a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21a47a12beSStefan Roese * GNU General Public License for more details. 22a47a12beSStefan Roese * 23a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 24a47a12beSStefan Roese * along with this program; if not, write to the Free Software 25a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26a47a12beSStefan Roese * MA 02111-1307 USA 27a47a12beSStefan Roese */ 28a47a12beSStefan Roese 29a47a12beSStefan Roese #include <common.h> 30a47a12beSStefan Roese #include <watchdog.h> 31a47a12beSStefan Roese #include <asm/processor.h> 32a47a12beSStefan Roese #include <ioports.h> 33a47a12beSStefan Roese #include <asm/io.h> 34a47a12beSStefan Roese #include <asm/mmu.h> 35a47a12beSStefan Roese #include <asm/fsl_law.h> 36a47a12beSStefan Roese #include "mp.h" 37a47a12beSStefan Roese 38a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 39a47a12beSStefan Roese 40a47a12beSStefan Roese #ifdef CONFIG_MPC8536 41a47a12beSStefan Roese extern void fsl_serdes_init(void); 42a47a12beSStefan Roese #endif 43a47a12beSStefan Roese 44a47a12beSStefan Roese #ifdef CONFIG_QE 45a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 46a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 47a47a12beSStefan Roese int open_drain, int assign); 48a47a12beSStefan Roese extern void qe_init(uint qe_base); 49a47a12beSStefan Roese extern void qe_reset(void); 50a47a12beSStefan Roese 51a47a12beSStefan Roese static void config_qe_ioports(void) 52a47a12beSStefan Roese { 53a47a12beSStefan Roese u8 port, pin; 54a47a12beSStefan Roese int dir, open_drain, assign; 55a47a12beSStefan Roese int i; 56a47a12beSStefan Roese 57a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 58a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 59a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 60a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 61a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 62a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 63a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 64a47a12beSStefan Roese } 65a47a12beSStefan Roese } 66a47a12beSStefan Roese #endif 67a47a12beSStefan Roese 68a47a12beSStefan Roese #ifdef CONFIG_CPM2 69a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 70a47a12beSStefan Roese { 71a47a12beSStefan Roese int portnum; 72a47a12beSStefan Roese 73a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 74a47a12beSStefan Roese uint pmsk = 0, 75a47a12beSStefan Roese ppar = 0, 76a47a12beSStefan Roese psor = 0, 77a47a12beSStefan Roese pdir = 0, 78a47a12beSStefan Roese podr = 0, 79a47a12beSStefan Roese pdat = 0; 80a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 81a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 82a47a12beSStefan Roese uint msk = 1; 83a47a12beSStefan Roese 84a47a12beSStefan Roese /* 85a47a12beSStefan Roese * NOTE: 86a47a12beSStefan Roese * index 0 refers to pin 31, 87a47a12beSStefan Roese * index 31 refers to pin 0 88a47a12beSStefan Roese */ 89a47a12beSStefan Roese while (iopc < eiopc) { 90a47a12beSStefan Roese if (iopc->conf) { 91a47a12beSStefan Roese pmsk |= msk; 92a47a12beSStefan Roese if (iopc->ppar) 93a47a12beSStefan Roese ppar |= msk; 94a47a12beSStefan Roese if (iopc->psor) 95a47a12beSStefan Roese psor |= msk; 96a47a12beSStefan Roese if (iopc->pdir) 97a47a12beSStefan Roese pdir |= msk; 98a47a12beSStefan Roese if (iopc->podr) 99a47a12beSStefan Roese podr |= msk; 100a47a12beSStefan Roese if (iopc->pdat) 101a47a12beSStefan Roese pdat |= msk; 102a47a12beSStefan Roese } 103a47a12beSStefan Roese 104a47a12beSStefan Roese msk <<= 1; 105a47a12beSStefan Roese iopc++; 106a47a12beSStefan Roese } 107a47a12beSStefan Roese 108a47a12beSStefan Roese if (pmsk != 0) { 109a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 110a47a12beSStefan Roese uint tpmsk = ~pmsk; 111a47a12beSStefan Roese 112a47a12beSStefan Roese /* 113a47a12beSStefan Roese * the (somewhat confused) paragraph at the 114a47a12beSStefan Roese * bottom of page 35-5 warns that there might 115a47a12beSStefan Roese * be "unknown behaviour" when programming 116a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 117a47a12beSStefan Roese * decided this meant I had to disable the 118a47a12beSStefan Roese * dedicated function first, and enable it 119a47a12beSStefan Roese * last. 120a47a12beSStefan Roese */ 121a47a12beSStefan Roese iop->ppar &= tpmsk; 122a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 123a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 124a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 125a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 126a47a12beSStefan Roese iop->ppar |= ppar; 127a47a12beSStefan Roese } 128a47a12beSStefan Roese } 129a47a12beSStefan Roese } 130a47a12beSStefan Roese #endif 131a47a12beSStefan Roese 132a47a12beSStefan Roese /* 133a47a12beSStefan Roese * Breathe some life into the CPU... 134a47a12beSStefan Roese * 135a47a12beSStefan Roese * Set up the memory map 136a47a12beSStefan Roese * initialize a bunch of registers 137a47a12beSStefan Roese */ 138a47a12beSStefan Roese 139a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 140a47a12beSStefan Roese static void corenet_tb_init(void) 141a47a12beSStefan Roese { 142a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 143a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 144a47a12beSStefan Roese volatile ccsr_pic_t *pic = 145a47a12beSStefan Roese (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); 146a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 147a47a12beSStefan Roese 148a47a12beSStefan Roese /* Enable the timebase register for this core */ 149a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 150a47a12beSStefan Roese } 151a47a12beSStefan Roese #endif 152a47a12beSStefan Roese 153a47a12beSStefan Roese void cpu_init_f (void) 154a47a12beSStefan Roese { 155a47a12beSStefan Roese volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); 156a47a12beSStefan Roese extern void m8560_cpm_reset (void); 157a47a12beSStefan Roese #ifdef CONFIG_MPC8548 158a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 159a47a12beSStefan Roese uint svr = get_svr(); 160a47a12beSStefan Roese 161a47a12beSStefan Roese /* 162a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 163a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 164a47a12beSStefan Roese * master tagged to make quick forward progress is present. 165a47a12beSStefan Roese * Fixed in silicon rev 2.1. 166a47a12beSStefan Roese */ 167a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 168a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 169a47a12beSStefan Roese #endif 170a47a12beSStefan Roese 171a47a12beSStefan Roese disable_tlb(14); 172a47a12beSStefan Roese disable_tlb(15); 173a47a12beSStefan Roese 174a47a12beSStefan Roese #ifdef CONFIG_CPM2 175a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 176a47a12beSStefan Roese #endif 177a47a12beSStefan Roese 178a47a12beSStefan Roese /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary 179a47a12beSStefan Roese * addresses - these have to be modified later when FLASH size 180a47a12beSStefan Roese * has been determined 181a47a12beSStefan Roese */ 182a47a12beSStefan Roese #if defined(CONFIG_SYS_OR0_REMAP) 1834db9708bSKumar Gala out_be32(&memctl->or0, CONFIG_SYS_OR0_REMAP); 184a47a12beSStefan Roese #endif 185a47a12beSStefan Roese #if defined(CONFIG_SYS_OR1_REMAP) 1864db9708bSKumar Gala out_be32(&memctl->or1, CONFIG_SYS_OR1_REMAP); 187a47a12beSStefan Roese #endif 188a47a12beSStefan Roese 189a47a12beSStefan Roese /* now restrict to preliminary range */ 190a47a12beSStefan Roese /* if cs1 is already set via debugger, leave cs0/cs1 alone */ 191a47a12beSStefan Roese if (! memctl->br1 & 1) { 192a47a12beSStefan Roese #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM) 1934db9708bSKumar Gala out_be32(&memctl->br0, CONFIG_SYS_BR0_PRELIM); 1944db9708bSKumar Gala out_be32(&memctl->or0, CONFIG_SYS_OR0_PRELIM); 195a47a12beSStefan Roese #endif 196a47a12beSStefan Roese 197a47a12beSStefan Roese #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM) 1984db9708bSKumar Gala out_be32(&memctl->or1, CONFIG_SYS_OR1_PRELIM); 1994db9708bSKumar Gala out_be32(&memctl->br1, CONFIG_SYS_BR1_PRELIM); 200a47a12beSStefan Roese #endif 201a47a12beSStefan Roese } 202a47a12beSStefan Roese 203a47a12beSStefan Roese #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM) 2044db9708bSKumar Gala out_be32(&memctl->or2, CONFIG_SYS_OR2_PRELIM); 2054db9708bSKumar Gala out_be32(&memctl->br2, CONFIG_SYS_BR2_PRELIM); 206a47a12beSStefan Roese #endif 207a47a12beSStefan Roese 208a47a12beSStefan Roese #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM) 2094db9708bSKumar Gala out_be32(&memctl->or3, CONFIG_SYS_OR3_PRELIM); 2104db9708bSKumar Gala out_be32(&memctl->br3, CONFIG_SYS_BR3_PRELIM); 211a47a12beSStefan Roese #endif 212a47a12beSStefan Roese 213a47a12beSStefan Roese #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM) 2144db9708bSKumar Gala out_be32(&memctl->or4, CONFIG_SYS_OR4_PRELIM); 2154db9708bSKumar Gala out_be32(&memctl->br4, CONFIG_SYS_BR4_PRELIM); 216a47a12beSStefan Roese #endif 217a47a12beSStefan Roese 218a47a12beSStefan Roese #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM) 2194db9708bSKumar Gala out_be32(&memctl->or5, CONFIG_SYS_OR5_PRELIM); 2204db9708bSKumar Gala out_be32(&memctl->br5, CONFIG_SYS_BR5_PRELIM); 221a47a12beSStefan Roese #endif 222a47a12beSStefan Roese 223a47a12beSStefan Roese #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM) 2244db9708bSKumar Gala out_be32(&memctl->or6, CONFIG_SYS_OR6_PRELIM); 2254db9708bSKumar Gala out_be32(&memctl->br6, CONFIG_SYS_BR6_PRELIM); 226a47a12beSStefan Roese #endif 227a47a12beSStefan Roese 228a47a12beSStefan Roese #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM) 2294db9708bSKumar Gala out_be32(&memctl->or7, CONFIG_SYS_OR7_PRELIM); 2304db9708bSKumar Gala out_be32(&memctl->br7, CONFIG_SYS_BR7_PRELIM); 231a47a12beSStefan Roese #endif 232a47a12beSStefan Roese 233a47a12beSStefan Roese #if defined(CONFIG_CPM2) 234a47a12beSStefan Roese m8560_cpm_reset(); 235a47a12beSStefan Roese #endif 236a47a12beSStefan Roese #ifdef CONFIG_QE 237a47a12beSStefan Roese /* Config QE ioports */ 238a47a12beSStefan Roese config_qe_ioports(); 239a47a12beSStefan Roese #endif 240a47a12beSStefan Roese #if defined(CONFIG_MPC8536) 241a47a12beSStefan Roese fsl_serdes_init(); 242a47a12beSStefan Roese #endif 243a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 244a47a12beSStefan Roese dma_init(); 245a47a12beSStefan Roese #endif 246a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 247a47a12beSStefan Roese corenet_tb_init(); 248a47a12beSStefan Roese #endif 249a47a12beSStefan Roese init_used_tlb_cams(); 250a47a12beSStefan Roese } 251a47a12beSStefan Roese 252a47a12beSStefan Roese 253a47a12beSStefan Roese /* 254a47a12beSStefan Roese * Initialize L2 as cache. 255a47a12beSStefan Roese * 256a47a12beSStefan Roese * The newer 8548, etc, parts have twice as much cache, but 257a47a12beSStefan Roese * use the same bit-encoding as the older 8555, etc, parts. 258a47a12beSStefan Roese * 259a47a12beSStefan Roese */ 260a47a12beSStefan Roese 261a47a12beSStefan Roese int cpu_init_r(void) 262a47a12beSStefan Roese { 263*3f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 264*3f0202edSLan Chunhe volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); 265*3f0202edSLan Chunhe #endif 266*3f0202edSLan Chunhe 267a47a12beSStefan Roese puts ("L2: "); 268a47a12beSStefan Roese 269a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 270a47a12beSStefan Roese volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; 271a47a12beSStefan Roese volatile uint cache_ctl; 272a47a12beSStefan Roese uint svr, ver; 273a47a12beSStefan Roese uint l2srbar; 274a47a12beSStefan Roese u32 l2siz_field; 275a47a12beSStefan Roese 276a47a12beSStefan Roese svr = get_svr(); 277a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 278a47a12beSStefan Roese 279a47a12beSStefan Roese asm("msync;isync"); 280a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 281a47a12beSStefan Roese 282a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 283a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 284a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 285a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 286a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 287a47a12beSStefan Roese 288a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 289a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 290a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 291a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 292a47a12beSStefan Roese 293a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 294a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 295a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 296a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 297a47a12beSStefan Roese } 298a47a12beSStefan Roese #endif 299a47a12beSStefan Roese 300a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 301a47a12beSStefan Roese 302a47a12beSStefan Roese switch (l2siz_field) { 303a47a12beSStefan Roese case 0x0: 304a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 305a47a12beSStefan Roese return -1; 306a47a12beSStefan Roese break; 307a47a12beSStefan Roese case 0x1: 308a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 309a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 310a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) { 311a47a12beSStefan Roese puts("128 KB "); 312a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */ 313a47a12beSStefan Roese cache_ctl = 0xc4000000; 314a47a12beSStefan Roese } else { 315a47a12beSStefan Roese puts("256 KB "); 316a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 317a47a12beSStefan Roese } 318a47a12beSStefan Roese break; 319a47a12beSStefan Roese case 0x2: 320a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 321a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 322a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) { 323a47a12beSStefan Roese puts("256 KB "); 324a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */ 325a47a12beSStefan Roese cache_ctl = 0xc8000000; 326a47a12beSStefan Roese } else { 327a47a12beSStefan Roese puts ("512 KB "); 328a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 329a47a12beSStefan Roese cache_ctl = 0xc0000000; 330a47a12beSStefan Roese } 331a47a12beSStefan Roese break; 332a47a12beSStefan Roese case 0x3: 333a47a12beSStefan Roese puts("1024 KB "); 334a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 335a47a12beSStefan Roese cache_ctl = 0xc0000000; 336a47a12beSStefan Roese break; 337a47a12beSStefan Roese } 338a47a12beSStefan Roese 339a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 340a47a12beSStefan Roese puts("already enabled"); 341a47a12beSStefan Roese l2srbar = l2cache->l2srbar0; 342a47a12beSStefan Roese #ifdef CONFIG_SYS_INIT_L2_ADDR 343a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 344a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 345a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 346a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 347a47a12beSStefan Roese printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 348a47a12beSStefan Roese } 349a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 350a47a12beSStefan Roese puts("\n"); 351a47a12beSStefan Roese } else { 352a47a12beSStefan Roese asm("msync;isync"); 353a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 354a47a12beSStefan Roese asm("msync;isync"); 355a47a12beSStefan Roese puts("enabled\n"); 356a47a12beSStefan Roese } 357a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 358a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 359a47a12beSStefan Roese 360a47a12beSStefan Roese /* invalidate the L2 cache */ 361a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 362a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 363a47a12beSStefan Roese ; 364a47a12beSStefan Roese 365a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 366a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 367a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 368a47a12beSStefan Roese #endif 369a47a12beSStefan Roese 370a47a12beSStefan Roese /* enable the cache */ 371a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 372a47a12beSStefan Roese 373a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 374a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 375a47a12beSStefan Roese ; 376a47a12beSStefan Roese printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64); 377a47a12beSStefan Roese } 378a47a12beSStefan Roese #else 379a47a12beSStefan Roese puts("disabled\n"); 380a47a12beSStefan Roese #endif 381a47a12beSStefan Roese #ifdef CONFIG_QE 382a47a12beSStefan Roese uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 383a47a12beSStefan Roese qe_init(qe_base); 384a47a12beSStefan Roese qe_reset(); 385a47a12beSStefan Roese #endif 386a47a12beSStefan Roese 387a47a12beSStefan Roese #if defined(CONFIG_MP) 388a47a12beSStefan Roese setup_mp(); 389a47a12beSStefan Roese #endif 390*3f0202edSLan Chunhe 391*3f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 392*3f0202edSLan Chunhe /* 393*3f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 394*3f0202edSLan Chunhe * speed for NOR flash. 395*3f0202edSLan Chunhe */ 396*3f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 397*3f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 398*3f0202edSLan Chunhe isync(); 399*3f0202edSLan Chunhe #endif 400*3f0202edSLan Chunhe 401a47a12beSStefan Roese return 0; 402a47a12beSStefan Roese } 403a47a12beSStefan Roese 404a47a12beSStefan Roese extern void setup_ivors(void); 405a47a12beSStefan Roese 406a47a12beSStefan Roese void arch_preboot_os(void) 407a47a12beSStefan Roese { 408a47a12beSStefan Roese u32 msr; 409a47a12beSStefan Roese 410a47a12beSStefan Roese /* 411a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 412a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 413a47a12beSStefan Roese * disabled by the time we get called. 414a47a12beSStefan Roese */ 415a47a12beSStefan Roese msr = mfmsr(); 416a47a12beSStefan Roese msr &= ~(MSR_ME|MSR_CE|MSR_DE); 417a47a12beSStefan Roese mtmsr(msr); 418a47a12beSStefan Roese 419a47a12beSStefan Roese setup_ivors(); 420a47a12beSStefan Roese } 421