1a47a12beSStefan Roese /* 2a09b9b68SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11a47a12beSStefan Roese */ 12a47a12beSStefan Roese 13a47a12beSStefan Roese #include <common.h> 14a47a12beSStefan Roese #include <watchdog.h> 15a47a12beSStefan Roese #include <asm/processor.h> 16a47a12beSStefan Roese #include <ioports.h> 17f54fe87aSKumar Gala #include <sata.h> 18c916d7c9SKumar Gala #include <fm_eth.h> 19a47a12beSStefan Roese #include <asm/io.h> 20fd3c9befSKumar Gala #include <asm/cache.h> 21a47a12beSStefan Roese #include <asm/mmu.h> 22a07bdad7SShengzhou Liu #include <fsl_errata.h> 23a47a12beSStefan Roese #include <asm/fsl_law.h> 24f54fe87aSKumar Gala #include <asm/fsl_serdes.h> 255ffa88ecSLiu Gang #include <asm/fsl_srio.h> 26*2c0d6971SPrabhakar Kushwaha #ifdef CONFIG_FSL_CORENET 27*2c0d6971SPrabhakar Kushwaha #include <asm/fsl_portals.h> 28*2c0d6971SPrabhakar Kushwaha #include <asm/fsl_liodn.h> 29*2c0d6971SPrabhakar Kushwaha #endif 309dee205dSramneek mehresh #include <fsl_usb.h> 3157125f22SYork Sun #include <hwconfig.h> 32fbc20aabSTimur Tabi #include <linux/compiler.h> 33a47a12beSStefan Roese #include "mp.h" 34b9eebfadSRuchika Gupta #ifdef CONFIG_FSL_CAAM 35b9eebfadSRuchika Gupta #include <fsl_sec.h> 36b9eebfadSRuchika Gupta #endif 37f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 38a7b1e1b7SHaiying Wang #include <nand.h> 39a7b1e1b7SHaiying Wang #include <errno.h> 40a7b1e1b7SHaiying Wang #endif 41a47a12beSStefan Roese 42fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h" 432a44efebSZhao Qiang #ifdef CONFIG_U_QE 442a44efebSZhao Qiang #include "../../../../drivers/qe/qe.h" 452a44efebSZhao Qiang #endif 46fbc20aabSTimur Tabi 47a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 48a47a12beSStefan Roese 49d1c561cdSNikhil Badola #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK 50d1c561cdSNikhil Badola /* 51d1c561cdSNikhil Badola * For deriving usb clock from 100MHz sysclk, reference divisor is set 52d1c561cdSNikhil Badola * to a value of 5, which gives an intermediate value 20(100/5). The 53d1c561cdSNikhil Badola * multiplication factor integer is set to 24, which when multiplied to 54d1c561cdSNikhil Badola * above intermediate value provides clock for usb ip. 55d1c561cdSNikhil Badola */ 56d1c561cdSNikhil Badola void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy) 57d1c561cdSNikhil Badola { 58d1c561cdSNikhil Badola sys_info_t sysinfo; 59d1c561cdSNikhil Badola 60d1c561cdSNikhil Badola get_sys_info(&sysinfo); 61d1c561cdSNikhil Badola if (sysinfo.diff_sysclk == 1) { 62d1c561cdSNikhil Badola clrbits_be32(&usb_phy->pllprg[1], 63d1c561cdSNikhil Badola CONFIG_SYS_FSL_USB_PLLPRG2_MFI); 64d1c561cdSNikhil Badola setbits_be32(&usb_phy->pllprg[1], 65d1c561cdSNikhil Badola CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK | 66d1c561cdSNikhil Badola CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK | 67d1c561cdSNikhil Badola CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN); 68d1c561cdSNikhil Badola } 69d1c561cdSNikhil Badola } 70d1c561cdSNikhil Badola #endif 71d1c561cdSNikhil Badola 729c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 739c641a87SSuresh Gupta void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy) 749c641a87SSuresh Gupta { 759c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE 769c641a87SSuresh Gupta u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg); 779c641a87SSuresh Gupta 789c641a87SSuresh Gupta /* Increase Disconnect Threshold by 50mV */ 799c641a87SSuresh Gupta xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | 809c641a87SSuresh Gupta INC_DCNT_THRESHOLD_50MV; 819c641a87SSuresh Gupta /* Enable programming of USB High speed Disconnect threshold */ 829c641a87SSuresh Gupta xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; 839c641a87SSuresh Gupta out_be32(&usb_phy->port1.xcvrprg, xcvrprg); 849c641a87SSuresh Gupta 859c641a87SSuresh Gupta xcvrprg = in_be32(&usb_phy->port2.xcvrprg); 869c641a87SSuresh Gupta /* Increase Disconnect Threshold by 50mV */ 879c641a87SSuresh Gupta xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | 889c641a87SSuresh Gupta INC_DCNT_THRESHOLD_50MV; 899c641a87SSuresh Gupta /* Enable programming of USB High speed Disconnect threshold */ 909c641a87SSuresh Gupta xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; 919c641a87SSuresh Gupta out_be32(&usb_phy->port2.xcvrprg, xcvrprg); 929c641a87SSuresh Gupta #else 939c641a87SSuresh Gupta 949c641a87SSuresh Gupta u32 temp = 0; 959c641a87SSuresh Gupta u32 status = in_be32(&usb_phy->status1); 969c641a87SSuresh Gupta 979c641a87SSuresh Gupta u32 squelch_prog_rd_0_2 = 989c641a87SSuresh Gupta (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0) 999c641a87SSuresh Gupta & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; 1009c641a87SSuresh Gupta 1019c641a87SSuresh Gupta u32 squelch_prog_rd_3_5 = 1029c641a87SSuresh Gupta (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3) 1039c641a87SSuresh Gupta & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; 1049c641a87SSuresh Gupta 1059c641a87SSuresh Gupta setbits_be32(&usb_phy->config1, 1069c641a87SSuresh Gupta CONFIG_SYS_FSL_USB_HS_DISCNCT_INC); 1079c641a87SSuresh Gupta setbits_be32(&usb_phy->config2, 1089c641a87SSuresh Gupta CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL); 1099c641a87SSuresh Gupta 1109c641a87SSuresh Gupta temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0; 1119c641a87SSuresh Gupta out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); 1129c641a87SSuresh Gupta 1139c641a87SSuresh Gupta temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3; 1149c641a87SSuresh Gupta out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); 1159c641a87SSuresh Gupta #endif 1169c641a87SSuresh Gupta } 1179c641a87SSuresh Gupta #endif 1189c641a87SSuresh Gupta 1199c641a87SSuresh Gupta 1202a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) 121a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 122a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 123a47a12beSStefan Roese int open_drain, int assign); 124a47a12beSStefan Roese extern void qe_init(uint qe_base); 125a47a12beSStefan Roese extern void qe_reset(void); 126a47a12beSStefan Roese 127a47a12beSStefan Roese static void config_qe_ioports(void) 128a47a12beSStefan Roese { 129a47a12beSStefan Roese u8 port, pin; 130a47a12beSStefan Roese int dir, open_drain, assign; 131a47a12beSStefan Roese int i; 132a47a12beSStefan Roese 133a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 134a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 135a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 136a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 137a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 138a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 139a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 140a47a12beSStefan Roese } 141a47a12beSStefan Roese } 142a47a12beSStefan Roese #endif 143a47a12beSStefan Roese 144a47a12beSStefan Roese #ifdef CONFIG_CPM2 145a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 146a47a12beSStefan Roese { 147a47a12beSStefan Roese int portnum; 148a47a12beSStefan Roese 149a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 150a47a12beSStefan Roese uint pmsk = 0, 151a47a12beSStefan Roese ppar = 0, 152a47a12beSStefan Roese psor = 0, 153a47a12beSStefan Roese pdir = 0, 154a47a12beSStefan Roese podr = 0, 155a47a12beSStefan Roese pdat = 0; 156a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 157a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 158a47a12beSStefan Roese uint msk = 1; 159a47a12beSStefan Roese 160a47a12beSStefan Roese /* 161a47a12beSStefan Roese * NOTE: 162a47a12beSStefan Roese * index 0 refers to pin 31, 163a47a12beSStefan Roese * index 31 refers to pin 0 164a47a12beSStefan Roese */ 165a47a12beSStefan Roese while (iopc < eiopc) { 166a47a12beSStefan Roese if (iopc->conf) { 167a47a12beSStefan Roese pmsk |= msk; 168a47a12beSStefan Roese if (iopc->ppar) 169a47a12beSStefan Roese ppar |= msk; 170a47a12beSStefan Roese if (iopc->psor) 171a47a12beSStefan Roese psor |= msk; 172a47a12beSStefan Roese if (iopc->pdir) 173a47a12beSStefan Roese pdir |= msk; 174a47a12beSStefan Roese if (iopc->podr) 175a47a12beSStefan Roese podr |= msk; 176a47a12beSStefan Roese if (iopc->pdat) 177a47a12beSStefan Roese pdat |= msk; 178a47a12beSStefan Roese } 179a47a12beSStefan Roese 180a47a12beSStefan Roese msk <<= 1; 181a47a12beSStefan Roese iopc++; 182a47a12beSStefan Roese } 183a47a12beSStefan Roese 184a47a12beSStefan Roese if (pmsk != 0) { 185a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 186a47a12beSStefan Roese uint tpmsk = ~pmsk; 187a47a12beSStefan Roese 188a47a12beSStefan Roese /* 189a47a12beSStefan Roese * the (somewhat confused) paragraph at the 190a47a12beSStefan Roese * bottom of page 35-5 warns that there might 191a47a12beSStefan Roese * be "unknown behaviour" when programming 192a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 193a47a12beSStefan Roese * decided this meant I had to disable the 194a47a12beSStefan Roese * dedicated function first, and enable it 195a47a12beSStefan Roese * last. 196a47a12beSStefan Roese */ 197a47a12beSStefan Roese iop->ppar &= tpmsk; 198a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 199a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 200a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 201a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 202a47a12beSStefan Roese iop->ppar |= ppar; 203a47a12beSStefan Roese } 204a47a12beSStefan Roese } 205a47a12beSStefan Roese } 206a47a12beSStefan Roese #endif 207a47a12beSStefan Roese 2086aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 209fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F) 2107cb72723STang Yuantian void disable_cpc_sram(void) 2116aba33e9SKumar Gala { 2126aba33e9SKumar Gala int i; 2136aba33e9SKumar Gala 2146aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 2156aba33e9SKumar Gala 2166aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 2172a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) { 2182a9fab82SShaohui Xie /* find and disable LAW of SRAM */ 2192a9fab82SShaohui Xie struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR); 2202a9fab82SShaohui Xie 2212a9fab82SShaohui Xie if (law.index == -1) { 2222a9fab82SShaohui Xie printf("\nFatal error happened\n"); 2232a9fab82SShaohui Xie return; 2242a9fab82SShaohui Xie } 2252a9fab82SShaohui Xie disable_law(law.index); 2262a9fab82SShaohui Xie 2272a9fab82SShaohui Xie clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS); 2282a9fab82SShaohui Xie out_be32(&cpc->cpccsr0, 0); 2292a9fab82SShaohui Xie out_be32(&cpc->cpcsrcr0, 0); 2302a9fab82SShaohui Xie } 231fb4a2409SAneesh Bansal } 232fb4a2409SAneesh Bansal } 2332a9fab82SShaohui Xie #endif 2346aba33e9SKumar Gala 235377ffcfaSSandeep Singh #if defined(T1040_TDM_QUIRK_CCSR_BASE) 236377ffcfaSSandeep Singh #ifdef CONFIG_POST 237377ffcfaSSandeep Singh #error POST memory test cannot be enabled with TDM 238377ffcfaSSandeep Singh #endif 239377ffcfaSSandeep Singh static void enable_tdm_law(void) 240377ffcfaSSandeep Singh { 241377ffcfaSSandeep Singh int ret; 242377ffcfaSSandeep Singh char buffer[HWCONFIG_BUFFER_SIZE] = {0}; 243377ffcfaSSandeep Singh int tdm_hwconfig_enabled = 0; 244377ffcfaSSandeep Singh 245377ffcfaSSandeep Singh /* 246377ffcfaSSandeep Singh * Extract hwconfig from environment since environment 247377ffcfaSSandeep Singh * is not setup properly yet. Search for tdm entry in 248377ffcfaSSandeep Singh * hwconfig. 249377ffcfaSSandeep Singh */ 250377ffcfaSSandeep Singh ret = getenv_f("hwconfig", buffer, sizeof(buffer)); 251377ffcfaSSandeep Singh if (ret > 0) { 252377ffcfaSSandeep Singh tdm_hwconfig_enabled = hwconfig_f("tdm", buffer); 253377ffcfaSSandeep Singh /* If tdm is defined in hwconfig, set law for tdm workaround */ 254377ffcfaSSandeep Singh if (tdm_hwconfig_enabled) 255377ffcfaSSandeep Singh set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M, 256377ffcfaSSandeep Singh LAW_TRGT_IF_CCSR); 257377ffcfaSSandeep Singh } 258377ffcfaSSandeep Singh } 259377ffcfaSSandeep Singh #endif 260377ffcfaSSandeep Singh 2617cb72723STang Yuantian void enable_cpc(void) 262fb4a2409SAneesh Bansal { 263fb4a2409SAneesh Bansal int i; 264390619ddSShaveta Leekha int ret; 265fb4a2409SAneesh Bansal u32 size = 0; 266390619ddSShaveta Leekha u32 cpccfg0; 267390619ddSShaveta Leekha char buffer[HWCONFIG_BUFFER_SIZE]; 268390619ddSShaveta Leekha char cpc_subarg[16]; 269390619ddSShaveta Leekha bool have_hwconfig = false; 270390619ddSShaveta Leekha int cpc_args = 0; 271fb4a2409SAneesh Bansal cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 272fb4a2409SAneesh Bansal 273390619ddSShaveta Leekha /* Extract hwconfig from environment */ 274390619ddSShaveta Leekha ret = getenv_f("hwconfig", buffer, sizeof(buffer)); 275390619ddSShaveta Leekha if (ret > 0) { 276390619ddSShaveta Leekha /* 277390619ddSShaveta Leekha * If "en_cpc" is not defined in hwconfig then by default all 278390619ddSShaveta Leekha * cpcs are enable. If this config is defined then individual 279390619ddSShaveta Leekha * cpcs which have to be enabled should also be defined. 280390619ddSShaveta Leekha * e.g en_cpc:cpc1,cpc2; 281390619ddSShaveta Leekha */ 282390619ddSShaveta Leekha if (hwconfig_f("en_cpc", buffer)) 283390619ddSShaveta Leekha have_hwconfig = true; 284390619ddSShaveta Leekha } 285390619ddSShaveta Leekha 286fb4a2409SAneesh Bansal for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 287390619ddSShaveta Leekha if (have_hwconfig) { 288390619ddSShaveta Leekha sprintf(cpc_subarg, "cpc%u", i + 1); 289390619ddSShaveta Leekha cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer); 290390619ddSShaveta Leekha if (cpc_args == 0) 291390619ddSShaveta Leekha continue; 292390619ddSShaveta Leekha } 293390619ddSShaveta Leekha cpccfg0 = in_be32(&cpc->cpccfg0); 294fb4a2409SAneesh Bansal size += CPC_CFG0_SZ_K(cpccfg0); 295fb4a2409SAneesh Bansal 2961d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002 2971d2c2a62SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS); 2981d2c2a62SKumar Gala #endif 299868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003 300868da593SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS); 301868da593SKumar Gala #endif 30282125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593 30382125192SScott Wood setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21)); 30482125192SScott Wood #endif 305133fbfa9SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379 306133fbfa9SYork Sun if (has_erratum_a006379()) { 307133fbfa9SYork Sun setbits_be32(&cpc->cpchdbcr0, 308133fbfa9SYork Sun CPC_HDBCR0_SPLRU_LEVEL_EN); 309133fbfa9SYork Sun } 310133fbfa9SYork Sun #endif 3111d2c2a62SKumar Gala 3126aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); 3136aba33e9SKumar Gala /* Read back to sync write */ 3146aba33e9SKumar Gala in_be32(&cpc->cpccsr0); 3156aba33e9SKumar Gala 3166aba33e9SKumar Gala } 3176aba33e9SKumar Gala 3182f848f97SShruti Kanetkar puts("Corenet Platform Cache: "); 3192f848f97SShruti Kanetkar print_size(size * 1024, " enabled\n"); 3206aba33e9SKumar Gala } 3216aba33e9SKumar Gala 322e56143e5SKim Phillips static void invalidate_cpc(void) 3236aba33e9SKumar Gala { 3246aba33e9SKumar Gala int i; 3256aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 3266aba33e9SKumar Gala 3276aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 3282a9fab82SShaohui Xie /* skip CPC when it used as all SRAM */ 3292a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) 3302a9fab82SShaohui Xie continue; 3316aba33e9SKumar Gala /* Flash invalidate the CPC and clear all the locks */ 3326aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); 3336aba33e9SKumar Gala while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) 3346aba33e9SKumar Gala ; 3356aba33e9SKumar Gala } 3366aba33e9SKumar Gala } 3376aba33e9SKumar Gala #else 3386aba33e9SKumar Gala #define enable_cpc() 3396aba33e9SKumar Gala #define invalidate_cpc() 3407cb72723STang Yuantian #define disable_cpc_sram() 3416aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */ 3426aba33e9SKumar Gala 343a47a12beSStefan Roese /* 344a47a12beSStefan Roese * Breathe some life into the CPU... 345a47a12beSStefan Roese * 346a47a12beSStefan Roese * Set up the memory map 347a47a12beSStefan Roese * initialize a bunch of registers 348a47a12beSStefan Roese */ 349a47a12beSStefan Roese 350a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 351a47a12beSStefan Roese static void corenet_tb_init(void) 352a47a12beSStefan Roese { 353a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 354a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 355a47a12beSStefan Roese volatile ccsr_pic_t *pic = 356680c613aSKim Phillips (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 357a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 358a47a12beSStefan Roese 359a47a12beSStefan Roese /* Enable the timebase register for this core */ 360a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 361a47a12beSStefan Roese } 362a47a12beSStefan Roese #endif 363a47a12beSStefan Roese 364c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 365c3678b09SYork Sun void fsl_erratum_a007212_workaround(void) 366c3678b09SYork Sun { 367c3678b09SYork Sun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 368c3678b09SYork Sun u32 ddr_pll_ratio; 369c3678b09SYork Sun u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20); 370c3678b09SYork Sun u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28); 371c3678b09SYork Sun u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80); 372c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 373c3678b09SYork Sun u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40); 374c3678b09SYork Sun u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48); 375c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 376c3678b09SYork Sun u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60); 377c3678b09SYork Sun u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68); 378c3678b09SYork Sun #endif 379c3678b09SYork Sun #endif 380c3678b09SYork Sun /* 381c3678b09SYork Sun * Even this workaround applies to selected version of SoCs, it is 382c3678b09SYork Sun * safe to apply to all versions, with the limitation of odd ratios. 383c3678b09SYork Sun * If RCW has disabled DDR PLL, we have to apply this workaround, 384c3678b09SYork Sun * otherwise DDR will not work. 385c3678b09SYork Sun */ 386c3678b09SYork Sun ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> 387c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) & 388c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; 389c3678b09SYork Sun /* check if RCW sets ratio to 0, required by this workaround */ 390c3678b09SYork Sun if (ddr_pll_ratio != 0) 391c3678b09SYork Sun return; 392c3678b09SYork Sun ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> 393c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) & 394c3678b09SYork Sun FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; 395c3678b09SYork Sun /* check if reserved bits have the desired ratio */ 396c3678b09SYork Sun if (ddr_pll_ratio == 0) { 397c3678b09SYork Sun printf("Error: Unknown DDR PLL ratio!\n"); 398c3678b09SYork Sun return; 399c3678b09SYork Sun } 400c3678b09SYork Sun ddr_pll_ratio >>= 1; 401c3678b09SYork Sun 402c3678b09SYork Sun setbits_be32(plldadcr1, 0x02000001); 403c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 404c3678b09SYork Sun setbits_be32(plldadcr2, 0x02000001); 405c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 406c3678b09SYork Sun setbits_be32(plldadcr3, 0x02000001); 407c3678b09SYork Sun #endif 408c3678b09SYork Sun #endif 409c3678b09SYork Sun setbits_be32(dpdovrcr4, 0xe0000000); 410c3678b09SYork Sun out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1)); 411c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 412c3678b09SYork Sun out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1)); 413c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 414c3678b09SYork Sun out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1)); 415c3678b09SYork Sun #endif 416c3678b09SYork Sun #endif 417c3678b09SYork Sun udelay(100); 418c3678b09SYork Sun clrbits_be32(plldadcr1, 0x02000001); 419c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 2) 420c3678b09SYork Sun clrbits_be32(plldadcr2, 0x02000001); 421c3678b09SYork Sun #if (CONFIG_NUM_DDR_CONTROLLERS >= 3) 422c3678b09SYork Sun clrbits_be32(plldadcr3, 0x02000001); 423c3678b09SYork Sun #endif 424c3678b09SYork Sun #endif 425c3678b09SYork Sun clrbits_be32(dpdovrcr4, 0xe0000000); 426c3678b09SYork Sun } 427c3678b09SYork Sun #endif 428c3678b09SYork Sun 429701e6401SYork Sun ulong cpu_init_f(void) 430a47a12beSStefan Roese { 431a47a12beSStefan Roese extern void m8560_cpm_reset (void); 4327cad2e38SRuchika Gupta #if defined(CONFIG_SYS_DCSRBAR_PHYS) || \ 4337cad2e38SRuchika Gupta (defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)) 434f110fe94SStephen George ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 435f110fe94SStephen George #endif 4367065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 4377065b7d4SRuchika Gupta struct law_entry law; 4387065b7d4SRuchika Gupta #endif 439a47a12beSStefan Roese #ifdef CONFIG_MPC8548 440a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 441a47a12beSStefan Roese uint svr = get_svr(); 442a47a12beSStefan Roese 443a47a12beSStefan Roese /* 444a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 445a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 446a47a12beSStefan Roese * master tagged to make quick forward progress is present. 447a47a12beSStefan Roese * Fixed in silicon rev 2.1. 448a47a12beSStefan Roese */ 449a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 450a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 451a47a12beSStefan Roese #endif 452a47a12beSStefan Roese 453a47a12beSStefan Roese disable_tlb(14); 454a47a12beSStefan Roese disable_tlb(15); 455a47a12beSStefan Roese 4567065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 4577065b7d4SRuchika Gupta /* Disable the LAW created for NOR flash by the PBI commands */ 4587065b7d4SRuchika Gupta law = find_law(CONFIG_SYS_PBI_FLASH_BASE); 4597065b7d4SRuchika Gupta if (law.index != -1) 4607065b7d4SRuchika Gupta disable_law(law.index); 461fb4a2409SAneesh Bansal 462fb4a2409SAneesh Bansal #if defined(CONFIG_SYS_CPC_REINIT_F) 463fb4a2409SAneesh Bansal disable_cpc_sram(); 464fb4a2409SAneesh Bansal #endif 4657cad2e38SRuchika Gupta 4667cad2e38SRuchika Gupta #if defined(CONFIG_FSL_CORENET) 4677cad2e38SRuchika Gupta /* Put PAMU in bypass mode */ 4687cad2e38SRuchika Gupta out_be32(&gur->pamubypenr, FSL_CORENET_PAMU_BYPASS); 4697cad2e38SRuchika Gupta #endif 4707cad2e38SRuchika Gupta 4717065b7d4SRuchika Gupta #endif 4727065b7d4SRuchika Gupta 473a47a12beSStefan Roese #ifdef CONFIG_CPM2 474a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 475a47a12beSStefan Roese #endif 476a47a12beSStefan Roese 477f51cdaf1SBecky Bruce init_early_memctl_regs(); 478a47a12beSStefan Roese 479a47a12beSStefan Roese #if defined(CONFIG_CPM2) 480a47a12beSStefan Roese m8560_cpm_reset(); 481a47a12beSStefan Roese #endif 4822a44efebSZhao Qiang 4832a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) 484a47a12beSStefan Roese /* Config QE ioports */ 485a47a12beSStefan Roese config_qe_ioports(); 486a47a12beSStefan Roese #endif 4872a44efebSZhao Qiang 488a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 489a47a12beSStefan Roese dma_init(); 490a47a12beSStefan Roese #endif 491a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 492a47a12beSStefan Roese corenet_tb_init(); 493a47a12beSStefan Roese #endif 494a47a12beSStefan Roese init_used_tlb_cams(); 4956aba33e9SKumar Gala 4966aba33e9SKumar Gala /* Invalidate the CPC before DDR gets enabled */ 4976aba33e9SKumar Gala invalidate_cpc(); 498f110fe94SStephen George 499f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 500f110fe94SStephen George /* set DCSRCR so that DCSR space is 1G */ 501f110fe94SStephen George setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G); 502f110fe94SStephen George in_be32(&gur->dcsrcr); 503f110fe94SStephen George #endif 504f110fe94SStephen George 505c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 506c3678b09SYork Sun fsl_erratum_a007212_workaround(); 507c3678b09SYork Sun #endif 508c3678b09SYork Sun 50959d34ed0Stang yuantian return 0; 510a47a12beSStefan Roese } 511a47a12beSStefan Roese 51235079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */ 51335079aa9SKumar Gala static void __fsl_serdes__init(void) 51435079aa9SKumar Gala { 51535079aa9SKumar Gala return ; 51635079aa9SKumar Gala } 51735079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void); 518a47a12beSStefan Roese 519e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 5206d2b9da1SYork Sun int enable_cluster_l2(void) 5216d2b9da1SYork Sun { 5226d2b9da1SYork Sun int i = 0; 5235122dfaeSShengzhou Liu u32 cluster, svr = get_svr(); 5246d2b9da1SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 5256d2b9da1SYork Sun struct ccsr_cluster_l2 __iomem *l2cache; 5266d2b9da1SYork Sun 5275122dfaeSShengzhou Liu /* only the L2 of first cluster should be enabled as expected on T4080, 5285122dfaeSShengzhou Liu * but there is no EOC in the first cluster as HW sake, so return here 5295122dfaeSShengzhou Liu * to skip enabling L2 cache of the 2nd cluster. 5305122dfaeSShengzhou Liu */ 5315122dfaeSShengzhou Liu if (SVR_SOC_VER(svr) == SVR_T4080) 5325122dfaeSShengzhou Liu return 0; 5335122dfaeSShengzhou Liu 5346d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 5356d2b9da1SYork Sun if (cluster & TP_CLUSTER_EOC) 5366d2b9da1SYork Sun return 0; 5376d2b9da1SYork Sun 5386d2b9da1SYork Sun /* The first cache has already been set up, so skip it */ 5396d2b9da1SYork Sun i++; 5406d2b9da1SYork Sun 5416d2b9da1SYork Sun /* Look through the remaining clusters, and set up their caches */ 5426d2b9da1SYork Sun do { 543db9a8070SPrabhakar Kushwaha int j, cluster_valid = 0; 544db9a8070SPrabhakar Kushwaha 5456d2b9da1SYork Sun l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000); 546db9a8070SPrabhakar Kushwaha 5476d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 5486d2b9da1SYork Sun 549db9a8070SPrabhakar Kushwaha /* check that at least one core/accel is enabled in cluster */ 550db9a8070SPrabhakar Kushwaha for (j = 0; j < 4; j++) { 551db9a8070SPrabhakar Kushwaha u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK; 552db9a8070SPrabhakar Kushwaha u32 type = in_be32(&gur->tp_ityp[idx]); 553db9a8070SPrabhakar Kushwaha 554a1399a91SShaveta Leekha if ((type & TP_ITYP_AV) && 555a1399a91SShaveta Leekha TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC) 556db9a8070SPrabhakar Kushwaha cluster_valid = 1; 557db9a8070SPrabhakar Kushwaha } 558db9a8070SPrabhakar Kushwaha 559db9a8070SPrabhakar Kushwaha if (cluster_valid) { 5606d2b9da1SYork Sun /* set stash ID to (cluster) * 2 + 32 + 1 */ 5616d2b9da1SYork Sun clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1); 5626d2b9da1SYork Sun 5636d2b9da1SYork Sun printf("enable l2 for cluster %d %p\n", i, l2cache); 5646d2b9da1SYork Sun 5656d2b9da1SYork Sun out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC); 566db9a8070SPrabhakar Kushwaha while ((in_be32(&l2cache->l2csr0) 567db9a8070SPrabhakar Kushwaha & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0) 5686d2b9da1SYork Sun ; 5699cd95ac7SJames Yang out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE); 570db9a8070SPrabhakar Kushwaha } 5716d2b9da1SYork Sun i++; 5726d2b9da1SYork Sun } while (!(cluster & TP_CLUSTER_EOC)); 5736d2b9da1SYork Sun 5746d2b9da1SYork Sun return 0; 5756d2b9da1SYork Sun } 5766d2b9da1SYork Sun #endif 5776d2b9da1SYork Sun 578a47a12beSStefan Roese /* 579a47a12beSStefan Roese * Initialize L2 as cache. 580a47a12beSStefan Roese */ 5817cb72723STang Yuantian int l2cache_init(void) 582a47a12beSStefan Roese { 583fbc20aabSTimur Tabi __maybe_unused u32 svr = get_svr(); 5846d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE 5856d2b9da1SYork Sun ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR; 586e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 5876d2b9da1SYork Sun struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2; 5883f0202edSLan Chunhe #endif 5892a5fcb83SYork Sun 590a47a12beSStefan Roese puts ("L2: "); 591a47a12beSStefan Roese 592a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 593a47a12beSStefan Roese volatile uint cache_ctl; 594fbc20aabSTimur Tabi uint ver; 595a47a12beSStefan Roese u32 l2siz_field; 596a47a12beSStefan Roese 597a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 598a47a12beSStefan Roese 599a47a12beSStefan Roese asm("msync;isync"); 600a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 601a47a12beSStefan Roese 602a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 603a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 604a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 605a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 606a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 607a47a12beSStefan Roese 608a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 609a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 610a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 611a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 612a47a12beSStefan Roese 613a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 614a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 615a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 616a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 617a47a12beSStefan Roese } 618a47a12beSStefan Roese #endif 619a47a12beSStefan Roese 620a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 621a47a12beSStefan Roese 622a47a12beSStefan Roese switch (l2siz_field) { 623a47a12beSStefan Roese case 0x0: 624a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 625a47a12beSStefan Roese return -1; 626a47a12beSStefan Roese break; 627a47a12beSStefan Roese case 0x1: 628a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 62948f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 6306b44d9e5SShruti Kanetkar puts("128 KiB "); 6316b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */ 632a47a12beSStefan Roese cache_ctl = 0xc4000000; 633a47a12beSStefan Roese } else { 6346b44d9e5SShruti Kanetkar puts("256 KiB "); 635a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 636a47a12beSStefan Roese } 637a47a12beSStefan Roese break; 638a47a12beSStefan Roese case 0x2: 639a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 64048f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 6416b44d9e5SShruti Kanetkar puts("256 KiB "); 6426b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */ 643a47a12beSStefan Roese cache_ctl = 0xc8000000; 644a47a12beSStefan Roese } else { 6456b44d9e5SShruti Kanetkar puts("512 KiB "); 646a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 647a47a12beSStefan Roese cache_ctl = 0xc0000000; 648a47a12beSStefan Roese } 649a47a12beSStefan Roese break; 650a47a12beSStefan Roese case 0x3: 6516b44d9e5SShruti Kanetkar puts("1024 KiB "); 652a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 653a47a12beSStefan Roese cache_ctl = 0xc0000000; 654a47a12beSStefan Roese break; 655a47a12beSStefan Roese } 656a47a12beSStefan Roese 657a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 658a47a12beSStefan Roese puts("already enabled"); 659888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE) 660e4c9a35dSKumar Gala u32 l2srbar = l2cache->l2srbar0; 661a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 662a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 663a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 664a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 6659a511bd6SScott Wood printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 666a47a12beSStefan Roese } 667a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 668a47a12beSStefan Roese puts("\n"); 669a47a12beSStefan Roese } else { 670a47a12beSStefan Roese asm("msync;isync"); 671a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 672a47a12beSStefan Roese asm("msync;isync"); 673a47a12beSStefan Roese puts("enabled\n"); 674a47a12beSStefan Roese } 675a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 67648f6a5c3SYork Sun if (SVR_SOC_VER(svr) == SVR_P2040) { 677acf3f8daSKumar Gala puts("N/A\n"); 678acf3f8daSKumar Gala goto skip_l2; 679acf3f8daSKumar Gala } 680acf3f8daSKumar Gala 681a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 682a47a12beSStefan Roese 683a47a12beSStefan Roese /* invalidate the L2 cache */ 684a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 685a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 686a47a12beSStefan Roese ; 687a47a12beSStefan Roese 688a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 689a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 690a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 691a47a12beSStefan Roese #endif 692a47a12beSStefan Roese 693a47a12beSStefan Roese /* enable the cache */ 694a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 695a47a12beSStefan Roese 696a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 697a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 698a47a12beSStefan Roese ; 6992f848f97SShruti Kanetkar print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n"); 700a47a12beSStefan Roese } 701acf3f8daSKumar Gala 702acf3f8daSKumar Gala skip_l2: 703e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 7046d2b9da1SYork Sun if (l2cache->l2csr0 & L2CSR0_L2E) 7052f848f97SShruti Kanetkar print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024, 7062f848f97SShruti Kanetkar " enabled\n"); 7076d2b9da1SYork Sun 7086d2b9da1SYork Sun enable_cluster_l2(); 709a47a12beSStefan Roese #else 710a47a12beSStefan Roese puts("disabled\n"); 711a47a12beSStefan Roese #endif 7126aba33e9SKumar Gala 7137cb72723STang Yuantian return 0; 7147cb72723STang Yuantian } 7157cb72723STang Yuantian 7167cb72723STang Yuantian /* 7177cb72723STang Yuantian * 7187cb72723STang Yuantian * The newer 8548, etc, parts have twice as much cache, but 7197cb72723STang Yuantian * use the same bit-encoding as the older 8555, etc, parts. 7207cb72723STang Yuantian * 7217cb72723STang Yuantian */ 7227cb72723STang Yuantian int cpu_init_r(void) 7237cb72723STang Yuantian { 7247cb72723STang Yuantian __maybe_unused u32 svr = get_svr(); 7257cb72723STang Yuantian #ifdef CONFIG_SYS_LBC_LCRR 7267cb72723STang Yuantian fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR; 7277cb72723STang Yuantian #endif 7287cb72723STang Yuantian #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 7297cb72723STang Yuantian extern int spin_table_compat; 7307cb72723STang Yuantian const char *spin; 7317cb72723STang Yuantian #endif 7327cb72723STang Yuantian #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 7337cb72723STang Yuantian ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR; 7347cb72723STang Yuantian #endif 7357cb72723STang Yuantian #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \ 7367cb72723STang Yuantian defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011) 7377cb72723STang Yuantian /* 7387cb72723STang Yuantian * CPU22 and NMG_CPU_A011 share the same workaround. 7397cb72723STang Yuantian * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0 7407cb72723STang Yuantian * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0 7417cb72723STang Yuantian * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both 7427cb72723STang Yuantian * fixed in 2.0. NMG_CPU_A011 is activated by default and can 7437cb72723STang Yuantian * be disabled by hwconfig with syntax: 7447cb72723STang Yuantian * 7457cb72723STang Yuantian * fsl_cpu_a011:disable 7467cb72723STang Yuantian */ 7477cb72723STang Yuantian extern int enable_cpu_a011_workaround; 7487cb72723STang Yuantian #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22 7497cb72723STang Yuantian enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3); 7507cb72723STang Yuantian #else 7517cb72723STang Yuantian char buffer[HWCONFIG_BUFFER_SIZE]; 7527cb72723STang Yuantian char *buf = NULL; 7537cb72723STang Yuantian int n, res; 7547cb72723STang Yuantian 7557cb72723STang Yuantian n = getenv_f("hwconfig", buffer, sizeof(buffer)); 7567cb72723STang Yuantian if (n > 0) 7577cb72723STang Yuantian buf = buffer; 7587cb72723STang Yuantian 7597cb72723STang Yuantian res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf); 7607cb72723STang Yuantian if (res > 0) { 7617cb72723STang Yuantian enable_cpu_a011_workaround = 0; 7627cb72723STang Yuantian } else { 7637cb72723STang Yuantian if (n >= HWCONFIG_BUFFER_SIZE) { 7647cb72723STang Yuantian printf("fsl_cpu_a011 was not found. hwconfig variable " 7657cb72723STang Yuantian "may be too long\n"); 7667cb72723STang Yuantian } 7677cb72723STang Yuantian enable_cpu_a011_workaround = 7687cb72723STang Yuantian (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) || 7697cb72723STang Yuantian (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2); 7707cb72723STang Yuantian } 7717cb72723STang Yuantian #endif 7727cb72723STang Yuantian if (enable_cpu_a011_workaround) { 7737cb72723STang Yuantian flush_dcache(); 7747cb72723STang Yuantian mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS)); 7757cb72723STang Yuantian sync(); 7767cb72723STang Yuantian } 7777cb72723STang Yuantian #endif 7787cb72723STang Yuantian #ifdef CONFIG_SYS_FSL_ERRATUM_A005812 7797cb72723STang Yuantian /* 7807cb72723STang Yuantian * A-005812 workaround sets bit 32 of SPR 976 for SoCs running 7817cb72723STang Yuantian * in write shadow mode. Checking DCWS before setting SPR 976. 7827cb72723STang Yuantian */ 7837cb72723STang Yuantian if (mfspr(L1CSR2) & L1CSR2_DCWS) 7847cb72723STang Yuantian mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000)); 7857cb72723STang Yuantian #endif 7867cb72723STang Yuantian 7877cb72723STang Yuantian #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 7887cb72723STang Yuantian spin = getenv("spin_table_compat"); 7897cb72723STang Yuantian if (spin && (*spin == 'n')) 7907cb72723STang Yuantian spin_table_compat = 0; 7917cb72723STang Yuantian else 7927cb72723STang Yuantian spin_table_compat = 1; 7937cb72723STang Yuantian #endif 7947cb72723STang Yuantian 795*2c0d6971SPrabhakar Kushwaha #ifdef CONFIG_FSL_CORENET 796*2c0d6971SPrabhakar Kushwaha set_liodns(); 797*2c0d6971SPrabhakar Kushwaha #ifdef CONFIG_SYS_DPAA_QBMAN 798*2c0d6971SPrabhakar Kushwaha setup_portals(); 799*2c0d6971SPrabhakar Kushwaha #endif 800*2c0d6971SPrabhakar Kushwaha #endif 801*2c0d6971SPrabhakar Kushwaha 8027cb72723STang Yuantian l2cache_init(); 803fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) 804fb4a2409SAneesh Bansal disable_cpc_sram(); 805fb4a2409SAneesh Bansal #endif 8066aba33e9SKumar Gala enable_cpc(); 807377ffcfaSSandeep Singh #if defined(T1040_TDM_QUIRK_CCSR_BASE) 808377ffcfaSSandeep Singh enable_tdm_law(); 809377ffcfaSSandeep Singh #endif 8106aba33e9SKumar Gala 811cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES 812af025065SKumar Gala /* needs to be in ram since code uses global static vars */ 813af025065SKumar Gala fsl_serdes_init(); 814cb93071bSYork Sun #endif 815af025065SKumar Gala 816424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 817424bf942SShengzhou Liu #define MCFGR_AXIPIPE 0x000000f0 818424bf942SShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) 819028dbb8dSRuchika Gupta sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE); 820424bf942SShengzhou Liu #endif 821424bf942SShengzhou Liu 82272bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871 82372bd83cdSShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) { 82472bd83cdSShengzhou Liu int i; 82572bd83cdSShengzhou Liu __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c; 82672bd83cdSShengzhou Liu 82772bd83cdSShengzhou Liu for (i = 0; i < 12; i++) { 82872bd83cdSShengzhou Liu p += i + (i > 5 ? 11 : 0); 82972bd83cdSShengzhou Liu out_be32(p, 0x2); 83072bd83cdSShengzhou Liu } 83172bd83cdSShengzhou Liu p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108; 83272bd83cdSShengzhou Liu out_be32(p, 0x34); 83372bd83cdSShengzhou Liu } 83472bd83cdSShengzhou Liu #endif 83572bd83cdSShengzhou Liu 836a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO 837a09b9b68SKumar Gala srio_init(); 838c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER 839ff65f126SLiu Gang char *s = getenv("bootmaster"); 840ff65f126SLiu Gang if (s) { 841ff65f126SLiu Gang if (!strcmp(s, "SRIO1")) { 842ff65f126SLiu Gang srio_boot_master(1); 843ff65f126SLiu Gang srio_boot_master_release_slave(1); 844ff65f126SLiu Gang } 845ff65f126SLiu Gang if (!strcmp(s, "SRIO2")) { 846ff65f126SLiu Gang srio_boot_master(2); 847ff65f126SLiu Gang srio_boot_master_release_slave(2); 848ff65f126SLiu Gang } 849ff65f126SLiu Gang } 8505ffa88ecSLiu Gang #endif 851a09b9b68SKumar Gala #endif 852a09b9b68SKumar Gala 853a47a12beSStefan Roese #if defined(CONFIG_MP) 854a47a12beSStefan Roese setup_mp(); 855a47a12beSStefan Roese #endif 8563f0202edSLan Chunhe 8574e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13 858ae026ffdSRoy Zang { 8594e0be34aSZang Roy-R61911 if (SVR_MAJ(svr) < 3) { 860ae026ffdSRoy Zang void *p; 861ae026ffdSRoy Zang p = (void *)CONFIG_SYS_DCSRBAR + 0x20520; 862ae026ffdSRoy Zang setbits_be32(p, 1 << (31 - 14)); 863ae026ffdSRoy Zang } 8644e0be34aSZang Roy-R61911 } 865ae026ffdSRoy Zang #endif 866ae026ffdSRoy Zang 8673f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 8683f0202edSLan Chunhe /* 8693f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 8703f0202edSLan Chunhe * speed for NOR flash. 8713f0202edSLan Chunhe */ 8723f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 8733f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 8743f0202edSLan Chunhe isync(); 8752b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103 8762b3a1cddSKumar Gala udelay(100); 8772b3a1cddSKumar Gala #endif 8783f0202edSLan Chunhe #endif 8793f0202edSLan Chunhe 88086221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE 88186221f09SRoy Zang { 8829dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy1 = 88386221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 8849c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 8859c641a87SSuresh Gupta if (has_erratum_a006261()) 8869c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy1); 8879c641a87SSuresh Gupta #endif 88886221f09SRoy Zang out_be32(&usb_phy1->usb_enable_override, 88986221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 89086221f09SRoy Zang } 89186221f09SRoy Zang #endif 89286221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE 89386221f09SRoy Zang { 8949dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy2 = 89586221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR; 8969c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 8979c641a87SSuresh Gupta if (has_erratum_a006261()) 8989c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy2); 8999c641a87SSuresh Gupta #endif 90086221f09SRoy Zang out_be32(&usb_phy2->usb_enable_override, 90186221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 90286221f09SRoy Zang } 90386221f09SRoy Zang #endif 90486221f09SRoy Zang 90599d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14 90699d7b0a4SXulei /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal 90799d7b0a4SXulei * multi-bit ECC errors which has impact on performance, so software 90899d7b0a4SXulei * should disable all ECC reporting from USB1 and USB2. 90999d7b0a4SXulei */ 91099d7b0a4SXulei if (IS_SVR_REV(get_svr(), 1, 0)) { 91199d7b0a4SXulei struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *) 91299d7b0a4SXulei (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET); 91399d7b0a4SXulei setbits_be32(&dcfg->ecccr1, 91499d7b0a4SXulei (DCSR_DCFG_ECC_DISABLE_USB1 | 91599d7b0a4SXulei DCSR_DCFG_ECC_DISABLE_USB2)); 91699d7b0a4SXulei } 91799d7b0a4SXulei #endif 91899d7b0a4SXulei 9193fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE) 9209dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy = 9213fa75c87SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 9223fa75c87SRoy Zang setbits_be32(&usb_phy->pllprg[1], 9233fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN | 9243fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN | 9253fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_MFI | 9263fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN); 927d1c561cdSNikhil Badola #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK 928d1c561cdSNikhil Badola usb_single_source_clk_configure(usb_phy); 929d1c561cdSNikhil Badola #endif 9303fa75c87SRoy Zang setbits_be32(&usb_phy->port1.ctrl, 9313fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 9323fa75c87SRoy Zang setbits_be32(&usb_phy->port1.drvvbuscfg, 9333fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 9343fa75c87SRoy Zang setbits_be32(&usb_phy->port1.pwrfltcfg, 9353fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 9363fa75c87SRoy Zang setbits_be32(&usb_phy->port2.ctrl, 9373fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 9383fa75c87SRoy Zang setbits_be32(&usb_phy->port2.drvvbuscfg, 9393fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 9403fa75c87SRoy Zang setbits_be32(&usb_phy->port2.pwrfltcfg, 9413fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 9429c641a87SSuresh Gupta 9439c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 9449c641a87SSuresh Gupta if (has_erratum_a006261()) 9459c641a87SSuresh Gupta fsl_erratum_a006261_workaround(usb_phy); 9463fa75c87SRoy Zang #endif 9473fa75c87SRoy Zang 9489c641a87SSuresh Gupta #endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */ 9499c641a87SSuresh Gupta 950c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET 951c916d7c9SKumar Gala fman_enet_init(); 952c916d7c9SKumar Gala #endif 953c916d7c9SKumar Gala 954b9eebfadSRuchika Gupta #ifdef CONFIG_FSL_CAAM 955b9eebfadSRuchika Gupta sec_init(); 956b9eebfadSRuchika Gupta #endif 957b9eebfadSRuchika Gupta 958fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001) 959fbc20aabSTimur Tabi /* 960fbc20aabSTimur Tabi * For P1022/1013 Rev1.0 silicon, after power on SATA host 961fbc20aabSTimur Tabi * controller is configured in legacy mode instead of the 962fbc20aabSTimur Tabi * expected enterprise mode. Software needs to clear bit[28] 963fbc20aabSTimur Tabi * of HControl register to change to enterprise mode from 964fbc20aabSTimur Tabi * legacy mode. We assume that the controller is offline. 965fbc20aabSTimur Tabi */ 966fbc20aabSTimur Tabi if (IS_SVR_REV(svr, 1, 0) && 967fbc20aabSTimur Tabi ((SVR_SOC_VER(svr) == SVR_P1022) || 96848f6a5c3SYork Sun (SVR_SOC_VER(svr) == SVR_P1013))) { 969fbc20aabSTimur Tabi fsl_sata_reg_t *reg; 970fbc20aabSTimur Tabi 971fbc20aabSTimur Tabi /* first SATA controller */ 972fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR; 973fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 974fbc20aabSTimur Tabi 975fbc20aabSTimur Tabi /* second SATA controller */ 976fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR; 977fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 978fbc20aabSTimur Tabi } 979fbc20aabSTimur Tabi #endif 980fbc20aabSTimur Tabi 981f13c9156SAlexander Graf init_used_tlb_cams(); 982fbc20aabSTimur Tabi 983a47a12beSStefan Roese return 0; 984a47a12beSStefan Roese } 985a47a12beSStefan Roese 986a47a12beSStefan Roese void arch_preboot_os(void) 987a47a12beSStefan Roese { 988a47a12beSStefan Roese u32 msr; 989a47a12beSStefan Roese 990a47a12beSStefan Roese /* 991a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 992a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 993a47a12beSStefan Roese * disabled by the time we get called. 994a47a12beSStefan Roese */ 995a47a12beSStefan Roese msr = mfmsr(); 9965344f7a2SPrabhakar Kushwaha msr &= ~(MSR_ME|MSR_CE); 997a47a12beSStefan Roese mtmsr(msr); 998a47a12beSStefan Roese } 999f54fe87aSKumar Gala 1000f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA) 1001f54fe87aSKumar Gala int sata_initialize(void) 1002f54fe87aSKumar Gala { 1003f54fe87aSKumar Gala if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2)) 1004f54fe87aSKumar Gala return __sata_initialize(); 1005f54fe87aSKumar Gala 1006f54fe87aSKumar Gala return 1; 1007f54fe87aSKumar Gala } 1008f54fe87aSKumar Gala #endif 1009f9a33f1cSKumar Gala 1010f9a33f1cSKumar Gala void cpu_secondary_init_r(void) 1011f9a33f1cSKumar Gala { 10122a44efebSZhao Qiang #ifdef CONFIG_U_QE 10132a44efebSZhao Qiang uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */ 10142a44efebSZhao Qiang #elif defined CONFIG_QE 1015f9a33f1cSKumar Gala uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 10162a44efebSZhao Qiang #endif 10172a44efebSZhao Qiang 10182a44efebSZhao Qiang #ifdef CONFIG_QE 1019f9a33f1cSKumar Gala qe_init(qe_base); 1020f9a33f1cSKumar Gala qe_reset(); 1021f9a33f1cSKumar Gala #endif 1022f9a33f1cSKumar Gala } 1023