1a47a12beSStefan Roese /* 2a09b9b68SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2003 Motorola Inc. 5a47a12beSStefan Roese * Modified by Xianghua Xiao, X.Xiao@motorola.com 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * (C) Copyright 2000 8a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9a47a12beSStefan Roese * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11a47a12beSStefan Roese */ 12a47a12beSStefan Roese 13a47a12beSStefan Roese #include <common.h> 14a47a12beSStefan Roese #include <watchdog.h> 15a47a12beSStefan Roese #include <asm/processor.h> 16a47a12beSStefan Roese #include <ioports.h> 17f54fe87aSKumar Gala #include <sata.h> 18c916d7c9SKumar Gala #include <fm_eth.h> 19a47a12beSStefan Roese #include <asm/io.h> 20fd3c9befSKumar Gala #include <asm/cache.h> 21a47a12beSStefan Roese #include <asm/mmu.h> 22*133fbfa9SYork Sun #include <asm/fsl_errata.h> 23a47a12beSStefan Roese #include <asm/fsl_law.h> 24f54fe87aSKumar Gala #include <asm/fsl_serdes.h> 255ffa88ecSLiu Gang #include <asm/fsl_srio.h> 269dee205dSramneek mehresh #include <fsl_usb.h> 2757125f22SYork Sun #include <hwconfig.h> 28fbc20aabSTimur Tabi #include <linux/compiler.h> 29a47a12beSStefan Roese #include "mp.h" 30f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 31a7b1e1b7SHaiying Wang #include <nand.h> 32a7b1e1b7SHaiying Wang #include <errno.h> 33a7b1e1b7SHaiying Wang #endif 34a47a12beSStefan Roese 35fbc20aabSTimur Tabi #include "../../../../drivers/block/fsl_sata.h" 36fbc20aabSTimur Tabi 37a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 38a47a12beSStefan Roese 39a47a12beSStefan Roese #ifdef CONFIG_QE 40a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[]; 41a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir, 42a47a12beSStefan Roese int open_drain, int assign); 43a47a12beSStefan Roese extern void qe_init(uint qe_base); 44a47a12beSStefan Roese extern void qe_reset(void); 45a47a12beSStefan Roese 46a47a12beSStefan Roese static void config_qe_ioports(void) 47a47a12beSStefan Roese { 48a47a12beSStefan Roese u8 port, pin; 49a47a12beSStefan Roese int dir, open_drain, assign; 50a47a12beSStefan Roese int i; 51a47a12beSStefan Roese 52a47a12beSStefan Roese for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { 53a47a12beSStefan Roese port = qe_iop_conf_tab[i].port; 54a47a12beSStefan Roese pin = qe_iop_conf_tab[i].pin; 55a47a12beSStefan Roese dir = qe_iop_conf_tab[i].dir; 56a47a12beSStefan Roese open_drain = qe_iop_conf_tab[i].open_drain; 57a47a12beSStefan Roese assign = qe_iop_conf_tab[i].assign; 58a47a12beSStefan Roese qe_config_iopin(port, pin, dir, open_drain, assign); 59a47a12beSStefan Roese } 60a47a12beSStefan Roese } 61a47a12beSStefan Roese #endif 62a47a12beSStefan Roese 63a47a12beSStefan Roese #ifdef CONFIG_CPM2 64a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm) 65a47a12beSStefan Roese { 66a47a12beSStefan Roese int portnum; 67a47a12beSStefan Roese 68a47a12beSStefan Roese for (portnum = 0; portnum < 4; portnum++) { 69a47a12beSStefan Roese uint pmsk = 0, 70a47a12beSStefan Roese ppar = 0, 71a47a12beSStefan Roese psor = 0, 72a47a12beSStefan Roese pdir = 0, 73a47a12beSStefan Roese podr = 0, 74a47a12beSStefan Roese pdat = 0; 75a47a12beSStefan Roese iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; 76a47a12beSStefan Roese iop_conf_t *eiopc = iopc + 32; 77a47a12beSStefan Roese uint msk = 1; 78a47a12beSStefan Roese 79a47a12beSStefan Roese /* 80a47a12beSStefan Roese * NOTE: 81a47a12beSStefan Roese * index 0 refers to pin 31, 82a47a12beSStefan Roese * index 31 refers to pin 0 83a47a12beSStefan Roese */ 84a47a12beSStefan Roese while (iopc < eiopc) { 85a47a12beSStefan Roese if (iopc->conf) { 86a47a12beSStefan Roese pmsk |= msk; 87a47a12beSStefan Roese if (iopc->ppar) 88a47a12beSStefan Roese ppar |= msk; 89a47a12beSStefan Roese if (iopc->psor) 90a47a12beSStefan Roese psor |= msk; 91a47a12beSStefan Roese if (iopc->pdir) 92a47a12beSStefan Roese pdir |= msk; 93a47a12beSStefan Roese if (iopc->podr) 94a47a12beSStefan Roese podr |= msk; 95a47a12beSStefan Roese if (iopc->pdat) 96a47a12beSStefan Roese pdat |= msk; 97a47a12beSStefan Roese } 98a47a12beSStefan Roese 99a47a12beSStefan Roese msk <<= 1; 100a47a12beSStefan Roese iopc++; 101a47a12beSStefan Roese } 102a47a12beSStefan Roese 103a47a12beSStefan Roese if (pmsk != 0) { 104a47a12beSStefan Roese volatile ioport_t *iop = ioport_addr (cpm, portnum); 105a47a12beSStefan Roese uint tpmsk = ~pmsk; 106a47a12beSStefan Roese 107a47a12beSStefan Roese /* 108a47a12beSStefan Roese * the (somewhat confused) paragraph at the 109a47a12beSStefan Roese * bottom of page 35-5 warns that there might 110a47a12beSStefan Roese * be "unknown behaviour" when programming 111a47a12beSStefan Roese * PSORx and PDIRx, if PPARx = 1, so I 112a47a12beSStefan Roese * decided this meant I had to disable the 113a47a12beSStefan Roese * dedicated function first, and enable it 114a47a12beSStefan Roese * last. 115a47a12beSStefan Roese */ 116a47a12beSStefan Roese iop->ppar &= tpmsk; 117a47a12beSStefan Roese iop->psor = (iop->psor & tpmsk) | psor; 118a47a12beSStefan Roese iop->podr = (iop->podr & tpmsk) | podr; 119a47a12beSStefan Roese iop->pdat = (iop->pdat & tpmsk) | pdat; 120a47a12beSStefan Roese iop->pdir = (iop->pdir & tpmsk) | pdir; 121a47a12beSStefan Roese iop->ppar |= ppar; 122a47a12beSStefan Roese } 123a47a12beSStefan Roese } 124a47a12beSStefan Roese } 125a47a12beSStefan Roese #endif 126a47a12beSStefan Roese 1276aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 1286aba33e9SKumar Gala static void enable_cpc(void) 1296aba33e9SKumar Gala { 1306aba33e9SKumar Gala int i; 1316aba33e9SKumar Gala u32 size = 0; 1326aba33e9SKumar Gala 1336aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 1346aba33e9SKumar Gala 1356aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 1366aba33e9SKumar Gala u32 cpccfg0 = in_be32(&cpc->cpccfg0); 1376aba33e9SKumar Gala size += CPC_CFG0_SZ_K(cpccfg0); 1382a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 1392a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) { 1402a9fab82SShaohui Xie /* find and disable LAW of SRAM */ 1412a9fab82SShaohui Xie struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR); 1422a9fab82SShaohui Xie 1432a9fab82SShaohui Xie if (law.index == -1) { 1442a9fab82SShaohui Xie printf("\nFatal error happened\n"); 1452a9fab82SShaohui Xie return; 1462a9fab82SShaohui Xie } 1472a9fab82SShaohui Xie disable_law(law.index); 1482a9fab82SShaohui Xie 1492a9fab82SShaohui Xie clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS); 1502a9fab82SShaohui Xie out_be32(&cpc->cpccsr0, 0); 1512a9fab82SShaohui Xie out_be32(&cpc->cpcsrcr0, 0); 1522a9fab82SShaohui Xie } 1532a9fab82SShaohui Xie #endif 1546aba33e9SKumar Gala 1551d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002 1561d2c2a62SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS); 1571d2c2a62SKumar Gala #endif 158868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003 159868da593SKumar Gala setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS); 160868da593SKumar Gala #endif 16182125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593 16282125192SScott Wood setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21)); 16382125192SScott Wood #endif 164*133fbfa9SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379 165*133fbfa9SYork Sun if (has_erratum_a006379()) { 166*133fbfa9SYork Sun setbits_be32(&cpc->cpchdbcr0, 167*133fbfa9SYork Sun CPC_HDBCR0_SPLRU_LEVEL_EN); 168*133fbfa9SYork Sun } 169*133fbfa9SYork Sun #endif 1701d2c2a62SKumar Gala 1716aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); 1726aba33e9SKumar Gala /* Read back to sync write */ 1736aba33e9SKumar Gala in_be32(&cpc->cpccsr0); 1746aba33e9SKumar Gala 1756aba33e9SKumar Gala } 1766aba33e9SKumar Gala 1772f848f97SShruti Kanetkar puts("Corenet Platform Cache: "); 1782f848f97SShruti Kanetkar print_size(size * 1024, " enabled\n"); 1796aba33e9SKumar Gala } 1806aba33e9SKumar Gala 181e56143e5SKim Phillips static void invalidate_cpc(void) 1826aba33e9SKumar Gala { 1836aba33e9SKumar Gala int i; 1846aba33e9SKumar Gala cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; 1856aba33e9SKumar Gala 1866aba33e9SKumar Gala for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { 1872a9fab82SShaohui Xie /* skip CPC when it used as all SRAM */ 1882a9fab82SShaohui Xie if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) 1892a9fab82SShaohui Xie continue; 1906aba33e9SKumar Gala /* Flash invalidate the CPC and clear all the locks */ 1916aba33e9SKumar Gala out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); 1926aba33e9SKumar Gala while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) 1936aba33e9SKumar Gala ; 1946aba33e9SKumar Gala } 1956aba33e9SKumar Gala } 1966aba33e9SKumar Gala #else 1976aba33e9SKumar Gala #define enable_cpc() 1986aba33e9SKumar Gala #define invalidate_cpc() 1996aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */ 2006aba33e9SKumar Gala 201a47a12beSStefan Roese /* 202a47a12beSStefan Roese * Breathe some life into the CPU... 203a47a12beSStefan Roese * 204a47a12beSStefan Roese * Set up the memory map 205a47a12beSStefan Roese * initialize a bunch of registers 206a47a12beSStefan Roese */ 207a47a12beSStefan Roese 208a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 209a47a12beSStefan Roese static void corenet_tb_init(void) 210a47a12beSStefan Roese { 211a47a12beSStefan Roese volatile ccsr_rcpm_t *rcpm = 212a47a12beSStefan Roese (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 213a47a12beSStefan Roese volatile ccsr_pic_t *pic = 214680c613aSKim Phillips (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 215a47a12beSStefan Roese u32 whoami = in_be32(&pic->whoami); 216a47a12beSStefan Roese 217a47a12beSStefan Roese /* Enable the timebase register for this core */ 218a47a12beSStefan Roese out_be32(&rcpm->ctbenrl, (1 << whoami)); 219a47a12beSStefan Roese } 220a47a12beSStefan Roese #endif 221a47a12beSStefan Roese 222a47a12beSStefan Roese void cpu_init_f (void) 223a47a12beSStefan Roese { 224a47a12beSStefan Roese extern void m8560_cpm_reset (void); 225f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 226f110fe94SStephen George ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 227f110fe94SStephen George #endif 2287065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 2297065b7d4SRuchika Gupta struct law_entry law; 2307065b7d4SRuchika Gupta #endif 231a47a12beSStefan Roese #ifdef CONFIG_MPC8548 232a47a12beSStefan Roese ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); 233a47a12beSStefan Roese uint svr = get_svr(); 234a47a12beSStefan Roese 235a47a12beSStefan Roese /* 236a47a12beSStefan Roese * CPU2 errata workaround: A core hang possible while executing 237a47a12beSStefan Roese * a msync instruction and a snoopable transaction from an I/O 238a47a12beSStefan Roese * master tagged to make quick forward progress is present. 239a47a12beSStefan Roese * Fixed in silicon rev 2.1. 240a47a12beSStefan Roese */ 241a47a12beSStefan Roese if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) 242a47a12beSStefan Roese out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); 243a47a12beSStefan Roese #endif 244a47a12beSStefan Roese 245a47a12beSStefan Roese disable_tlb(14); 246a47a12beSStefan Roese disable_tlb(15); 247a47a12beSStefan Roese 2487065b7d4SRuchika Gupta #if defined(CONFIG_SECURE_BOOT) 2497065b7d4SRuchika Gupta /* Disable the LAW created for NOR flash by the PBI commands */ 2507065b7d4SRuchika Gupta law = find_law(CONFIG_SYS_PBI_FLASH_BASE); 2517065b7d4SRuchika Gupta if (law.index != -1) 2527065b7d4SRuchika Gupta disable_law(law.index); 2537065b7d4SRuchika Gupta #endif 2547065b7d4SRuchika Gupta 255a47a12beSStefan Roese #ifdef CONFIG_CPM2 256a47a12beSStefan Roese config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); 257a47a12beSStefan Roese #endif 258a47a12beSStefan Roese 259f51cdaf1SBecky Bruce init_early_memctl_regs(); 260a47a12beSStefan Roese 261a47a12beSStefan Roese #if defined(CONFIG_CPM2) 262a47a12beSStefan Roese m8560_cpm_reset(); 263a47a12beSStefan Roese #endif 264a47a12beSStefan Roese #ifdef CONFIG_QE 265a47a12beSStefan Roese /* Config QE ioports */ 266a47a12beSStefan Roese config_qe_ioports(); 267a47a12beSStefan Roese #endif 268a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA) 269a47a12beSStefan Roese dma_init(); 270a47a12beSStefan Roese #endif 271a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 272a47a12beSStefan Roese corenet_tb_init(); 273a47a12beSStefan Roese #endif 274a47a12beSStefan Roese init_used_tlb_cams(); 2756aba33e9SKumar Gala 2766aba33e9SKumar Gala /* Invalidate the CPC before DDR gets enabled */ 2776aba33e9SKumar Gala invalidate_cpc(); 278f110fe94SStephen George 279f110fe94SStephen George #ifdef CONFIG_SYS_DCSRBAR_PHYS 280f110fe94SStephen George /* set DCSRCR so that DCSR space is 1G */ 281f110fe94SStephen George setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G); 282f110fe94SStephen George in_be32(&gur->dcsrcr); 283f110fe94SStephen George #endif 284f110fe94SStephen George 285a47a12beSStefan Roese } 286a47a12beSStefan Roese 28735079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */ 28835079aa9SKumar Gala static void __fsl_serdes__init(void) 28935079aa9SKumar Gala { 29035079aa9SKumar Gala return ; 29135079aa9SKumar Gala } 29235079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void); 293a47a12beSStefan Roese 294e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 2956d2b9da1SYork Sun int enable_cluster_l2(void) 2966d2b9da1SYork Sun { 2976d2b9da1SYork Sun int i = 0; 2986d2b9da1SYork Sun u32 cluster; 2996d2b9da1SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 3006d2b9da1SYork Sun struct ccsr_cluster_l2 __iomem *l2cache; 3016d2b9da1SYork Sun 3026d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 3036d2b9da1SYork Sun if (cluster & TP_CLUSTER_EOC) 3046d2b9da1SYork Sun return 0; 3056d2b9da1SYork Sun 3066d2b9da1SYork Sun /* The first cache has already been set up, so skip it */ 3076d2b9da1SYork Sun i++; 3086d2b9da1SYork Sun 3096d2b9da1SYork Sun /* Look through the remaining clusters, and set up their caches */ 3106d2b9da1SYork Sun do { 311db9a8070SPrabhakar Kushwaha int j, cluster_valid = 0; 312db9a8070SPrabhakar Kushwaha 3136d2b9da1SYork Sun l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000); 314db9a8070SPrabhakar Kushwaha 3156d2b9da1SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower); 3166d2b9da1SYork Sun 317db9a8070SPrabhakar Kushwaha /* check that at least one core/accel is enabled in cluster */ 318db9a8070SPrabhakar Kushwaha for (j = 0; j < 4; j++) { 319db9a8070SPrabhakar Kushwaha u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK; 320db9a8070SPrabhakar Kushwaha u32 type = in_be32(&gur->tp_ityp[idx]); 321db9a8070SPrabhakar Kushwaha 322db9a8070SPrabhakar Kushwaha if (type & TP_ITYP_AV) 323db9a8070SPrabhakar Kushwaha cluster_valid = 1; 324db9a8070SPrabhakar Kushwaha } 325db9a8070SPrabhakar Kushwaha 326db9a8070SPrabhakar Kushwaha if (cluster_valid) { 3276d2b9da1SYork Sun /* set stash ID to (cluster) * 2 + 32 + 1 */ 3286d2b9da1SYork Sun clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1); 3296d2b9da1SYork Sun 3306d2b9da1SYork Sun printf("enable l2 for cluster %d %p\n", i, l2cache); 3316d2b9da1SYork Sun 3326d2b9da1SYork Sun out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC); 333db9a8070SPrabhakar Kushwaha while ((in_be32(&l2cache->l2csr0) 334db9a8070SPrabhakar Kushwaha & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0) 3356d2b9da1SYork Sun ; 3369cd95ac7SJames Yang out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE); 337db9a8070SPrabhakar Kushwaha } 3386d2b9da1SYork Sun i++; 3396d2b9da1SYork Sun } while (!(cluster & TP_CLUSTER_EOC)); 3406d2b9da1SYork Sun 3416d2b9da1SYork Sun return 0; 3426d2b9da1SYork Sun } 3436d2b9da1SYork Sun #endif 3446d2b9da1SYork Sun 345a47a12beSStefan Roese /* 346a47a12beSStefan Roese * Initialize L2 as cache. 347a47a12beSStefan Roese * 348a47a12beSStefan Roese * The newer 8548, etc, parts have twice as much cache, but 349a47a12beSStefan Roese * use the same bit-encoding as the older 8555, etc, parts. 350a47a12beSStefan Roese * 351a47a12beSStefan Roese */ 352a47a12beSStefan Roese int cpu_init_r(void) 353a47a12beSStefan Roese { 354fbc20aabSTimur Tabi __maybe_unused u32 svr = get_svr(); 3553f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 3566d2b9da1SYork Sun fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR; 3576d2b9da1SYork Sun #endif 3586d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE 3596d2b9da1SYork Sun ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR; 360e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 3616d2b9da1SYork Sun struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2; 3623f0202edSLan Chunhe #endif 363afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 3642a5fcb83SYork Sun extern int spin_table_compat; 3652a5fcb83SYork Sun const char *spin; 3662a5fcb83SYork Sun #endif 367424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 368424bf942SShengzhou Liu ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR; 369424bf942SShengzhou Liu #endif 3705e23ab0aSYork Sun #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \ 3715e23ab0aSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011) 3725e23ab0aSYork Sun /* 37357125f22SYork Sun * CPU22 and NMG_CPU_A011 share the same workaround. 3745e23ab0aSYork Sun * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0 3755e23ab0aSYork Sun * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0 37657125f22SYork Sun * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both 37757125f22SYork Sun * fixed in 2.0. NMG_CPU_A011 is activated by default and can 37857125f22SYork Sun * be disabled by hwconfig with syntax: 37957125f22SYork Sun * 38057125f22SYork Sun * fsl_cpu_a011:disable 3815e23ab0aSYork Sun */ 38257125f22SYork Sun extern int enable_cpu_a011_workaround; 38357125f22SYork Sun #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22 38457125f22SYork Sun enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3); 38557125f22SYork Sun #else 38657125f22SYork Sun char buffer[HWCONFIG_BUFFER_SIZE]; 38757125f22SYork Sun char *buf = NULL; 38857125f22SYork Sun int n, res; 38957125f22SYork Sun 39057125f22SYork Sun n = getenv_f("hwconfig", buffer, sizeof(buffer)); 39157125f22SYork Sun if (n > 0) 39257125f22SYork Sun buf = buffer; 39357125f22SYork Sun 39457125f22SYork Sun res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf); 39557125f22SYork Sun if (res > 0) 39657125f22SYork Sun enable_cpu_a011_workaround = 0; 39757125f22SYork Sun else { 39857125f22SYork Sun if (n >= HWCONFIG_BUFFER_SIZE) { 39957125f22SYork Sun printf("fsl_cpu_a011 was not found. hwconfig variable " 40057125f22SYork Sun "may be too long\n"); 40157125f22SYork Sun } 40257125f22SYork Sun enable_cpu_a011_workaround = 40357125f22SYork Sun (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) || 40457125f22SYork Sun (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2); 40557125f22SYork Sun } 40657125f22SYork Sun #endif 40757125f22SYork Sun if (enable_cpu_a011_workaround) { 408fd3c9befSKumar Gala flush_dcache(); 409fd3c9befSKumar Gala mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS)); 410fd3c9befSKumar Gala sync(); 4111e9ea85fSYork Sun } 412fd3c9befSKumar Gala #endif 413d217a9adSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A005812 414d217a9adSYork Sun /* 415d217a9adSYork Sun * A-005812 workaround sets bit 32 of SPR 976 for SoCs running 416d217a9adSYork Sun * in write shadow mode. Checking DCWS before setting SPR 976. 417d217a9adSYork Sun */ 418d217a9adSYork Sun if (mfspr(L1CSR2) & L1CSR2_DCWS) 419d217a9adSYork Sun mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000)); 420d217a9adSYork Sun #endif 421fd3c9befSKumar Gala 422afbfdf54SYork Sun #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) 4232a5fcb83SYork Sun spin = getenv("spin_table_compat"); 4242a5fcb83SYork Sun if (spin && (*spin == 'n')) 4252a5fcb83SYork Sun spin_table_compat = 0; 4262a5fcb83SYork Sun else 4272a5fcb83SYork Sun spin_table_compat = 1; 4282a5fcb83SYork Sun #endif 4292a5fcb83SYork Sun 430a47a12beSStefan Roese puts ("L2: "); 431a47a12beSStefan Roese 432a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 433a47a12beSStefan Roese volatile uint cache_ctl; 434fbc20aabSTimur Tabi uint ver; 435a47a12beSStefan Roese u32 l2siz_field; 436a47a12beSStefan Roese 437a47a12beSStefan Roese ver = SVR_SOC_VER(svr); 438a47a12beSStefan Roese 439a47a12beSStefan Roese asm("msync;isync"); 440a47a12beSStefan Roese cache_ctl = l2cache->l2ctl; 441a47a12beSStefan Roese 442a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 443a47a12beSStefan Roese if (cache_ctl & MPC85xx_L2CTL_L2E) { 444a47a12beSStefan Roese /* Clear L2 SRAM memory-mapped base address */ 445a47a12beSStefan Roese out_be32(&l2cache->l2srbar0, 0x0); 446a47a12beSStefan Roese out_be32(&l2cache->l2srbar1, 0x0); 447a47a12beSStefan Roese 448a47a12beSStefan Roese /* set MBECCDIS=0, SBECCDIS=0 */ 449a47a12beSStefan Roese clrbits_be32(&l2cache->l2errdis, 450a47a12beSStefan Roese (MPC85xx_L2ERRDIS_MBECC | 451a47a12beSStefan Roese MPC85xx_L2ERRDIS_SBECC)); 452a47a12beSStefan Roese 453a47a12beSStefan Roese /* set L2E=0, L2SRAM=0 */ 454a47a12beSStefan Roese clrbits_be32(&l2cache->l2ctl, 455a47a12beSStefan Roese (MPC85xx_L2CTL_L2E | 456a47a12beSStefan Roese MPC85xx_L2CTL_L2SRAM_ENTIRE)); 457a47a12beSStefan Roese } 458a47a12beSStefan Roese #endif 459a47a12beSStefan Roese 460a47a12beSStefan Roese l2siz_field = (cache_ctl >> 28) & 0x3; 461a47a12beSStefan Roese 462a47a12beSStefan Roese switch (l2siz_field) { 463a47a12beSStefan Roese case 0x0: 464a47a12beSStefan Roese printf(" unknown size (0x%08x)\n", cache_ctl); 465a47a12beSStefan Roese return -1; 466a47a12beSStefan Roese break; 467a47a12beSStefan Roese case 0x1: 468a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 46948f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 4706b44d9e5SShruti Kanetkar puts("128 KiB "); 4716b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */ 472a47a12beSStefan Roese cache_ctl = 0xc4000000; 473a47a12beSStefan Roese } else { 4746b44d9e5SShruti Kanetkar puts("256 KiB "); 475a47a12beSStefan Roese cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ 476a47a12beSStefan Roese } 477a47a12beSStefan Roese break; 478a47a12beSStefan Roese case 0x2: 479a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 48048f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) { 4816b44d9e5SShruti Kanetkar puts("256 KiB "); 4826b44d9e5SShruti Kanetkar /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */ 483a47a12beSStefan Roese cache_ctl = 0xc8000000; 484a47a12beSStefan Roese } else { 4856b44d9e5SShruti Kanetkar puts("512 KiB "); 486a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 487a47a12beSStefan Roese cache_ctl = 0xc0000000; 488a47a12beSStefan Roese } 489a47a12beSStefan Roese break; 490a47a12beSStefan Roese case 0x3: 4916b44d9e5SShruti Kanetkar puts("1024 KiB "); 492a47a12beSStefan Roese /* set L2E=1, L2I=1, & L2SRAM=0 */ 493a47a12beSStefan Roese cache_ctl = 0xc0000000; 494a47a12beSStefan Roese break; 495a47a12beSStefan Roese } 496a47a12beSStefan Roese 497a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { 498a47a12beSStefan Roese puts("already enabled"); 499888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE) 500e4c9a35dSKumar Gala u32 l2srbar = l2cache->l2srbar0; 501a47a12beSStefan Roese if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE 502a47a12beSStefan Roese && l2srbar >= CONFIG_SYS_FLASH_BASE) { 503a47a12beSStefan Roese l2srbar = CONFIG_SYS_INIT_L2_ADDR; 504a47a12beSStefan Roese l2cache->l2srbar0 = l2srbar; 5059a511bd6SScott Wood printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); 506a47a12beSStefan Roese } 507a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */ 508a47a12beSStefan Roese puts("\n"); 509a47a12beSStefan Roese } else { 510a47a12beSStefan Roese asm("msync;isync"); 511a47a12beSStefan Roese l2cache->l2ctl = cache_ctl; /* invalidate & enable */ 512a47a12beSStefan Roese asm("msync;isync"); 513a47a12beSStefan Roese puts("enabled\n"); 514a47a12beSStefan Roese } 515a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 51648f6a5c3SYork Sun if (SVR_SOC_VER(svr) == SVR_P2040) { 517acf3f8daSKumar Gala puts("N/A\n"); 518acf3f8daSKumar Gala goto skip_l2; 519acf3f8daSKumar Gala } 520acf3f8daSKumar Gala 521a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 522a47a12beSStefan Roese 523a47a12beSStefan Roese /* invalidate the L2 cache */ 524a47a12beSStefan Roese mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); 525a47a12beSStefan Roese while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) 526a47a12beSStefan Roese ; 527a47a12beSStefan Roese 528a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 529a47a12beSStefan Roese /* set stash id to (coreID) * 2 + 32 + L2 (1) */ 530a47a12beSStefan Roese mtspr(SPRN_L2CSR1, (32 + 1)); 531a47a12beSStefan Roese #endif 532a47a12beSStefan Roese 533a47a12beSStefan Roese /* enable the cache */ 534a47a12beSStefan Roese mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); 535a47a12beSStefan Roese 536a47a12beSStefan Roese if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { 537a47a12beSStefan Roese while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) 538a47a12beSStefan Roese ; 5392f848f97SShruti Kanetkar print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n"); 540a47a12beSStefan Roese } 541acf3f8daSKumar Gala 542acf3f8daSKumar Gala skip_l2: 543e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 5446d2b9da1SYork Sun if (l2cache->l2csr0 & L2CSR0_L2E) 5452f848f97SShruti Kanetkar print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024, 5462f848f97SShruti Kanetkar " enabled\n"); 5476d2b9da1SYork Sun 5486d2b9da1SYork Sun enable_cluster_l2(); 549a47a12beSStefan Roese #else 550a47a12beSStefan Roese puts("disabled\n"); 551a47a12beSStefan Roese #endif 5526aba33e9SKumar Gala 5536aba33e9SKumar Gala enable_cpc(); 5546aba33e9SKumar Gala 555cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES 556af025065SKumar Gala /* needs to be in ram since code uses global static vars */ 557af025065SKumar Gala fsl_serdes_init(); 558cb93071bSYork Sun #endif 559af025065SKumar Gala 560424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 561424bf942SShengzhou Liu #define MCFGR_AXIPIPE 0x000000f0 562424bf942SShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) 563424bf942SShengzhou Liu clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE); 564424bf942SShengzhou Liu #endif 565424bf942SShengzhou Liu 56672bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871 56772bd83cdSShengzhou Liu if (IS_SVR_REV(svr, 1, 0)) { 56872bd83cdSShengzhou Liu int i; 56972bd83cdSShengzhou Liu __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c; 57072bd83cdSShengzhou Liu 57172bd83cdSShengzhou Liu for (i = 0; i < 12; i++) { 57272bd83cdSShengzhou Liu p += i + (i > 5 ? 11 : 0); 57372bd83cdSShengzhou Liu out_be32(p, 0x2); 57472bd83cdSShengzhou Liu } 57572bd83cdSShengzhou Liu p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108; 57672bd83cdSShengzhou Liu out_be32(p, 0x34); 57772bd83cdSShengzhou Liu } 57872bd83cdSShengzhou Liu #endif 57972bd83cdSShengzhou Liu 580a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO 581a09b9b68SKumar Gala srio_init(); 582c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER 583ff65f126SLiu Gang char *s = getenv("bootmaster"); 584ff65f126SLiu Gang if (s) { 585ff65f126SLiu Gang if (!strcmp(s, "SRIO1")) { 586ff65f126SLiu Gang srio_boot_master(1); 587ff65f126SLiu Gang srio_boot_master_release_slave(1); 588ff65f126SLiu Gang } 589ff65f126SLiu Gang if (!strcmp(s, "SRIO2")) { 590ff65f126SLiu Gang srio_boot_master(2); 591ff65f126SLiu Gang srio_boot_master_release_slave(2); 592ff65f126SLiu Gang } 593ff65f126SLiu Gang } 5945ffa88ecSLiu Gang #endif 595a09b9b68SKumar Gala #endif 596a09b9b68SKumar Gala 597a47a12beSStefan Roese #if defined(CONFIG_MP) 598a47a12beSStefan Roese setup_mp(); 599a47a12beSStefan Roese #endif 6003f0202edSLan Chunhe 6014e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13 602ae026ffdSRoy Zang { 6034e0be34aSZang Roy-R61911 if (SVR_MAJ(svr) < 3) { 604ae026ffdSRoy Zang void *p; 605ae026ffdSRoy Zang p = (void *)CONFIG_SYS_DCSRBAR + 0x20520; 606ae026ffdSRoy Zang setbits_be32(p, 1 << (31 - 14)); 607ae026ffdSRoy Zang } 6084e0be34aSZang Roy-R61911 } 609ae026ffdSRoy Zang #endif 610ae026ffdSRoy Zang 6113f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR 6123f0202edSLan Chunhe /* 6133f0202edSLan Chunhe * Modify the CLKDIV field of LCRR register to improve the writing 6143f0202edSLan Chunhe * speed for NOR flash. 6153f0202edSLan Chunhe */ 6163f0202edSLan Chunhe clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); 6173f0202edSLan Chunhe __raw_readl(&lbc->lcrr); 6183f0202edSLan Chunhe isync(); 6192b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103 6202b3a1cddSKumar Gala udelay(100); 6212b3a1cddSKumar Gala #endif 6223f0202edSLan Chunhe #endif 6233f0202edSLan Chunhe 62486221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE 62586221f09SRoy Zang { 6269dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy1 = 62786221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 62886221f09SRoy Zang out_be32(&usb_phy1->usb_enable_override, 62986221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 63086221f09SRoy Zang } 63186221f09SRoy Zang #endif 63286221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE 63386221f09SRoy Zang { 6349dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy2 = 63586221f09SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR; 63686221f09SRoy Zang out_be32(&usb_phy2->usb_enable_override, 63786221f09SRoy Zang CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); 63886221f09SRoy Zang } 63986221f09SRoy Zang #endif 64086221f09SRoy Zang 64199d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14 64299d7b0a4SXulei /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal 64399d7b0a4SXulei * multi-bit ECC errors which has impact on performance, so software 64499d7b0a4SXulei * should disable all ECC reporting from USB1 and USB2. 64599d7b0a4SXulei */ 64699d7b0a4SXulei if (IS_SVR_REV(get_svr(), 1, 0)) { 64799d7b0a4SXulei struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *) 64899d7b0a4SXulei (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET); 64999d7b0a4SXulei setbits_be32(&dcfg->ecccr1, 65099d7b0a4SXulei (DCSR_DCFG_ECC_DISABLE_USB1 | 65199d7b0a4SXulei DCSR_DCFG_ECC_DISABLE_USB2)); 65299d7b0a4SXulei } 65399d7b0a4SXulei #endif 65499d7b0a4SXulei 6553fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE) 6569dee205dSramneek mehresh struct ccsr_usb_phy __iomem *usb_phy = 6573fa75c87SRoy Zang (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; 6583fa75c87SRoy Zang setbits_be32(&usb_phy->pllprg[1], 6593fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN | 6603fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN | 6613fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_MFI | 6623fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN); 6633fa75c87SRoy Zang setbits_be32(&usb_phy->port1.ctrl, 6643fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 6653fa75c87SRoy Zang setbits_be32(&usb_phy->port1.drvvbuscfg, 6663fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 6673fa75c87SRoy Zang setbits_be32(&usb_phy->port1.pwrfltcfg, 6683fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 6693fa75c87SRoy Zang setbits_be32(&usb_phy->port2.ctrl, 6703fa75c87SRoy Zang CONFIG_SYS_FSL_USB_CTRL_PHY_EN); 6713fa75c87SRoy Zang setbits_be32(&usb_phy->port2.drvvbuscfg, 6723fa75c87SRoy Zang CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); 6733fa75c87SRoy Zang setbits_be32(&usb_phy->port2.pwrfltcfg, 6743fa75c87SRoy Zang CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); 6753fa75c87SRoy Zang #endif 6763fa75c87SRoy Zang 677c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET 678c916d7c9SKumar Gala fman_enet_init(); 679c916d7c9SKumar Gala #endif 680c916d7c9SKumar Gala 681fbc20aabSTimur Tabi #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001) 682fbc20aabSTimur Tabi /* 683fbc20aabSTimur Tabi * For P1022/1013 Rev1.0 silicon, after power on SATA host 684fbc20aabSTimur Tabi * controller is configured in legacy mode instead of the 685fbc20aabSTimur Tabi * expected enterprise mode. Software needs to clear bit[28] 686fbc20aabSTimur Tabi * of HControl register to change to enterprise mode from 687fbc20aabSTimur Tabi * legacy mode. We assume that the controller is offline. 688fbc20aabSTimur Tabi */ 689fbc20aabSTimur Tabi if (IS_SVR_REV(svr, 1, 0) && 690fbc20aabSTimur Tabi ((SVR_SOC_VER(svr) == SVR_P1022) || 69148f6a5c3SYork Sun (SVR_SOC_VER(svr) == SVR_P1013))) { 692fbc20aabSTimur Tabi fsl_sata_reg_t *reg; 693fbc20aabSTimur Tabi 694fbc20aabSTimur Tabi /* first SATA controller */ 695fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR; 696fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 697fbc20aabSTimur Tabi 698fbc20aabSTimur Tabi /* second SATA controller */ 699fbc20aabSTimur Tabi reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR; 700fbc20aabSTimur Tabi clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); 701fbc20aabSTimur Tabi } 702fbc20aabSTimur Tabi #endif 703fbc20aabSTimur Tabi 704fbc20aabSTimur Tabi 705a47a12beSStefan Roese return 0; 706a47a12beSStefan Roese } 707a47a12beSStefan Roese 708a47a12beSStefan Roese extern void setup_ivors(void); 709a47a12beSStefan Roese 710a47a12beSStefan Roese void arch_preboot_os(void) 711a47a12beSStefan Roese { 712a47a12beSStefan Roese u32 msr; 713a47a12beSStefan Roese 714a47a12beSStefan Roese /* 715a47a12beSStefan Roese * We are changing interrupt offsets and are about to boot the OS so 716a47a12beSStefan Roese * we need to make sure we disable all async interrupts. EE is already 717a47a12beSStefan Roese * disabled by the time we get called. 718a47a12beSStefan Roese */ 719a47a12beSStefan Roese msr = mfmsr(); 7205344f7a2SPrabhakar Kushwaha msr &= ~(MSR_ME|MSR_CE); 721a47a12beSStefan Roese mtmsr(msr); 722a47a12beSStefan Roese 723a47a12beSStefan Roese setup_ivors(); 724a47a12beSStefan Roese } 725f54fe87aSKumar Gala 726f54fe87aSKumar Gala #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA) 727f54fe87aSKumar Gala int sata_initialize(void) 728f54fe87aSKumar Gala { 729f54fe87aSKumar Gala if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2)) 730f54fe87aSKumar Gala return __sata_initialize(); 731f54fe87aSKumar Gala 732f54fe87aSKumar Gala return 1; 733f54fe87aSKumar Gala } 734f54fe87aSKumar Gala #endif 735f9a33f1cSKumar Gala 736f9a33f1cSKumar Gala void cpu_secondary_init_r(void) 737f9a33f1cSKumar Gala { 738f9a33f1cSKumar Gala #ifdef CONFIG_QE 739f9a33f1cSKumar Gala uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ 740f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND 741a7b1e1b7SHaiying Wang int ret; 742f2717b47STimur Tabi size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH; 743a7b1e1b7SHaiying Wang 744a7b1e1b7SHaiying Wang /* load QE firmware from NAND flash to DDR first */ 745f2717b47STimur Tabi ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND, 746f2717b47STimur Tabi &fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR); 747a7b1e1b7SHaiying Wang 748a7b1e1b7SHaiying Wang if (ret && ret == -EUCLEAN) { 749a7b1e1b7SHaiying Wang printf ("NAND read for QE firmware at offset %x failed %d\n", 750f2717b47STimur Tabi CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret); 751a7b1e1b7SHaiying Wang } 752a7b1e1b7SHaiying Wang #endif 753f9a33f1cSKumar Gala qe_init(qe_base); 754f9a33f1cSKumar Gala qe_reset(); 755f9a33f1cSKumar Gala #endif 756f9a33f1cSKumar Gala } 757